#define PCI_DEVICE_ID_ATHEROS_L1D_2_0  0x1083 /* AR8151 v2.0 Gigabit 1000 */
 #define L2CB_V10                       0xc0
 #define L2CB_V11                       0xc1
+#define L2CB_V20                       0xc0
+#define L2CB_V21                       0xc1
 
 /* register definition */
 #define REG_DEVICE_CAP                 0x5C
 #define LINK_CTRL_L1_EN                        0x02
 #define LINK_CTRL_EXT_SYNC             0x80
 
+#define REG_PCIE_IND_ACC_ADDR          0x80
+#define REG_PCIE_IND_ACC_DATA          0x84
+
 #define REG_DEV_SERIALNUM_CTRL         0x200
 #define REG_DEV_MAC_SEL_MASK           0x0 /* 0:EUI; 1:MAC */
 #define REG_DEV_MAC_SEL_SHIFT          0
 
 
 static void __devinit atl1c_patch_assign(struct atl1c_hw *hw)
 {
+       struct pci_dev  *pdev = hw->adapter->pdev;
+       u32 misc_ctrl;
        int i = 0;
 
        hw->msi_lnkpatch = false;
                }
                i++;
        }
+
+       if (hw->device_id == PCI_DEVICE_ID_ATHEROS_L2C_B2 &&
+           hw->revision_id == L2CB_V21) {
+               /* config acess mode */
+               pci_write_config_dword(pdev, REG_PCIE_IND_ACC_ADDR,
+                                      REG_PCIE_DEV_MISC_CTRL);
+               pci_read_config_dword(pdev, REG_PCIE_IND_ACC_DATA, &misc_ctrl);
+               misc_ctrl &= ~0x100;
+               pci_write_config_dword(pdev, REG_PCIE_IND_ACC_ADDR,
+                                      REG_PCIE_DEV_MISC_CTRL);
+               pci_write_config_dword(pdev, REG_PCIE_IND_ACC_DATA, misc_ctrl);
+       }
 }
 /**
  * atl1c_sw_init - Initialize general software structures (struct atl1c_adapter)
        hw->device_id = pdev->device;
        hw->subsystem_vendor_id = pdev->subsystem_vendor;
        hw->subsystem_id = pdev->subsystem_device;
-       AT_READ_REG(hw, PCI_CLASS_REVISION, &revision);
+       pci_read_config_dword(pdev, PCI_CLASS_REVISION, &revision);
        hw->revision_id = revision & 0xFF;
        /* before link up, we assume hibernate is true */
        hw->hibernate = true;