.ops = &sdhci_esdhc_ops,
 };
 
+static void sdhci_esdhc_imx_hwinit(struct sdhci_host *host)
+{
+       struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
+       struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
+
+       if (esdhc_is_usdhc(imx_data)) {
+               /*
+                * The imx6q ROM code will change the default watermark
+                * level setting to something insane.  Change it back here.
+                */
+               writel(ESDHC_WTMK_DEFAULT_VAL, host->ioaddr + ESDHC_WTMK_LVL);
+
+               /*
+                * ROM code will change the bit burst_length_enable setting
+                * to zero if this usdhc is choosed to boot system. Change
+                * it back here, otherwise it will impact the performance a
+                * lot. This bit is used to enable/disable the burst length
+                * for the external AHB2AXI bridge, it's usefully especially
+                * for INCR transfer because without burst length indicator,
+                * the AHB2AXI bridge does not know the burst length in
+                * advance. And without burst length indicator, AHB INCR
+                * transfer can only be converted to singles on the AXI side.
+                */
+               writel(readl(host->ioaddr + SDHCI_HOST_CONTROL)
+                       | ESDHC_BURST_LEN_EN_INCR,
+                       host->ioaddr + SDHCI_HOST_CONTROL);
+               /*
+               * errata ESDHC_FLAG_ERR004536 fix for MX6Q TO1.2 and MX6DL
+               * TO1.1, it's harmless for MX6SL
+               */
+               writel(readl(host->ioaddr + 0x6c) | BIT(7),
+                       host->ioaddr + 0x6c);
+
+               /* disable DLL_CTRL delay line settings */
+               writel(0x0, host->ioaddr + ESDHC_DLL_CTRL);
+       }
+}
+
 #ifdef CONFIG_OF
 static int
 sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
                host->quirks |= SDHCI_QUIRK_NO_MULTIBLOCK
                        | SDHCI_QUIRK_BROKEN_ADMA;
 
-       /*
-        * The imx6q ROM code will change the default watermark level setting
-        * to something insane.  Change it back here.
-        */
        if (esdhc_is_usdhc(imx_data)) {
-               writel(ESDHC_WTMK_DEFAULT_VAL, host->ioaddr + ESDHC_WTMK_LVL);
-
                host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
                host->mmc->caps |= MMC_CAP_1_8V_DDR;
-
-               /*
-                * ROM code will change the bit burst_length_enable setting
-                * to zero if this usdhc is choosed to boot system. Change
-                * it back here, otherwise it will impact the performance a
-                * lot. This bit is used to enable/disable the burst length
-                * for the external AHB2AXI bridge, it's usefully especially
-                * for INCR transfer because without burst length indicator,
-                * the AHB2AXI bridge does not know the burst length in
-                * advance. And without burst length indicator, AHB INCR
-                * transfer can only be converted to singles on the AXI side.
-                */
-               writel(readl(host->ioaddr + SDHCI_HOST_CONTROL)
-                       | ESDHC_BURST_LEN_EN_INCR,
-                       host->ioaddr + SDHCI_HOST_CONTROL);
-
                if (!(imx_data->socdata->flags & ESDHC_FLAG_HS200))
                        host->quirks2 |= SDHCI_QUIRK2_BROKEN_HS200;
-
-               /*
-               * errata ESDHC_FLAG_ERR004536 fix for MX6Q TO1.2 and MX6DL
-               * TO1.1, it's harmless for MX6SL
-               */
-               writel(readl(host->ioaddr + 0x6c) | BIT(7),
-                       host->ioaddr + 0x6c);
-
-               /* disable DLL_CTRL delay line settings */
-               writel(0x0, host->ioaddr + ESDHC_DLL_CTRL);
        }
 
        if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
        if (err)
                goto disable_clk;
 
+       sdhci_esdhc_imx_hwinit(host);
+
        err = sdhci_add_host(host);
        if (err)
                goto disable_clk;