]> www.infradead.org Git - nvme.git/commitdiff
LoongArch: KVM: Sync pending interrupt when getting ESTAT from user mode
authorBibo Mao <maobibo@loongson.cn>
Tue, 9 Jul 2024 08:25:50 +0000 (16:25 +0800)
committerHuacai Chen <chenhuacai@loongson.cn>
Tue, 9 Jul 2024 08:25:50 +0000 (16:25 +0800)
Currently interrupts are posted and cleared with the asynchronous mode,
meanwhile they are saved in SW state vcpu::arch::irq_pending and vcpu::
arch::irq_clear. When vcpu is ready to run, pending interrupt is written
back to CSR.ESTAT register from SW state vcpu::arch::irq_pending at the
guest entrance.

During VM migration stage, vcpu is put into stopped state, however
pending interrupts are not synced to CSR.ESTAT register. So there will
be interrupt lost when VCPU is migrated to another host machines.

Here in this patch when ESTAT CSR register is read from VMM user mode,
pending interrupts are synchronized to ESTAT also. So that VMM can get
correct pending interrupts.

Signed-off-by: Bibo Mao <maobibo@loongson.cn>
Signed-off-by: Huacai Chen <chenhuacai@loongson.cn>
arch/loongarch/kvm/vcpu.c

index 9e8030d4512902656a17597a186566118bdc6891..7c5c8f8d988ea25f12a4a8337eab7b31c7626d4e 100644 (file)
@@ -354,6 +354,17 @@ static int _kvm_getcsr(struct kvm_vcpu *vcpu, unsigned int id, u64 *val)
                return -EINVAL;
 
        if (id == LOONGARCH_CSR_ESTAT) {
+               preempt_disable();
+               vcpu_load(vcpu);
+               /*
+                * Sync pending interrupts into ESTAT so that interrupt
+                * remains during VM migration stage
+                */
+               kvm_deliver_intr(vcpu);
+               vcpu->arch.aux_inuse &= ~KVM_LARCH_SWCSR_LATEST;
+               vcpu_put(vcpu);
+               preempt_enable();
+
                /* ESTAT IP0~IP7 get from GINTC */
                gintc = kvm_read_sw_gcsr(csr, LOONGARCH_CSR_GINTC) & 0xff;
                *val = kvm_read_sw_gcsr(csr, LOONGARCH_CSR_ESTAT) | (gintc << 2);