serr = cxl_p1n_read(ctx->afu, CXL_PSL_SERR_An);
        afu_debug = cxl_p1n_read(ctx->afu, CXL_AFU_DEBUG_An);
 
-       dev_crit(&ctx->afu->dev, "PSL ERROR STATUS: 0x%.16llx\n", errstat);
-       dev_crit(&ctx->afu->dev, "PSL_FIR1: 0x%.16llx\n", fir1);
-       dev_crit(&ctx->afu->dev, "PSL_FIR2: 0x%.16llx\n", fir2);
-       dev_crit(&ctx->afu->dev, "PSL_SERR_An: 0x%.16llx\n", serr);
-       dev_crit(&ctx->afu->dev, "PSL_FIR_SLICE_An: 0x%.16llx\n", fir_slice);
-       dev_crit(&ctx->afu->dev, "CXL_PSL_AFU_DEBUG_An: 0x%.16llx\n", afu_debug);
+       dev_crit(&ctx->afu->dev, "PSL ERROR STATUS: 0x%016llx\n", errstat);
+       dev_crit(&ctx->afu->dev, "PSL_FIR1: 0x%016llx\n", fir1);
+       dev_crit(&ctx->afu->dev, "PSL_FIR2: 0x%016llx\n", fir2);
+       dev_crit(&ctx->afu->dev, "PSL_SERR_An: 0x%016llx\n", serr);
+       dev_crit(&ctx->afu->dev, "PSL_FIR_SLICE_An: 0x%016llx\n", fir_slice);
+       dev_crit(&ctx->afu->dev, "CXL_PSL_AFU_DEBUG_An: 0x%016llx\n", afu_debug);
 
        dev_crit(&ctx->afu->dev, "STOPPING CXL TRACE\n");
        cxl_stop_trace(ctx->afu->adapter);
        fir_slice = cxl_p1n_read(afu, CXL_PSL_FIR_SLICE_An);
        errstat = cxl_p2n_read(afu, CXL_PSL_ErrStat_An);
        afu_debug = cxl_p1n_read(afu, CXL_AFU_DEBUG_An);
-       dev_crit(&afu->dev, "PSL_SERR_An: 0x%.16llx\n", serr);
-       dev_crit(&afu->dev, "PSL_FIR_SLICE_An: 0x%.16llx\n", fir_slice);
-       dev_crit(&afu->dev, "CXL_PSL_ErrStat_An: 0x%.16llx\n", errstat);
-       dev_crit(&afu->dev, "CXL_PSL_AFU_DEBUG_An: 0x%.16llx\n", afu_debug);
+       dev_crit(&afu->dev, "PSL_SERR_An: 0x%016llx\n", serr);
+       dev_crit(&afu->dev, "PSL_FIR_SLICE_An: 0x%016llx\n", fir_slice);
+       dev_crit(&afu->dev, "CXL_PSL_ErrStat_An: 0x%016llx\n", errstat);
+       dev_crit(&afu->dev, "CXL_PSL_AFU_DEBUG_An: 0x%016llx\n", afu_debug);
 
        cxl_p1n_write(afu, CXL_PSL_SERR_An, serr);
 
        WARN(1, "CXL ERROR interrupt %i\n", irq);
 
        err_ivte = cxl_p1_read(adapter, CXL_PSL_ErrIVTE);
-       dev_crit(&adapter->dev, "PSL_ErrIVTE: 0x%.16llx\n", err_ivte);
+       dev_crit(&adapter->dev, "PSL_ErrIVTE: 0x%016llx\n", err_ivte);
 
        dev_crit(&adapter->dev, "STOPPING CXL TRACE\n");
        cxl_stop_trace(adapter);
        fir1 = cxl_p1_read(adapter, CXL_PSL_FIR1);
        fir2 = cxl_p1_read(adapter, CXL_PSL_FIR2);
 
-       dev_crit(&adapter->dev, "PSL_FIR1: 0x%.16llx\nPSL_FIR2: 0x%.16llx\n", fir1, fir2);
+       dev_crit(&adapter->dev, "PSL_FIR1: 0x%016llx\nPSL_FIR2: 0x%016llx\n", fir1, fir2);
 
        return IRQ_HANDLED;
 }
        if (dsisr & CXL_PSL_DSISR_An_PE)
                return handle_psl_slice_error(ctx, dsisr, irq_info->errstat);
        if (dsisr & CXL_PSL_DSISR_An_AE) {
-               pr_devel("CXL interrupt: AFU Error 0x%.16llx\n", irq_info->afu_err);
+               pr_devel("CXL interrupt: AFU Error 0x%016llx\n", irq_info->afu_err);
 
                if (ctx->pending_afu_err) {
                        /*
                         * probably best that we log them somewhere:
                         */
                        dev_err_ratelimited(&ctx->afu->dev, "CXL AFU Error "
-                                           "undelivered to pe %i: 0x%.16llx\n",
+                                           "undelivered to pe %i: 0x%016llx\n",
                                            ctx->pe, irq_info->afu_err);
                } else {
                        spin_lock(&ctx->lock);
        }
        rcu_read_unlock();
 
-       WARN(1, "Unable to demultiplex CXL PSL IRQ for PE %i DSISR %.16llx DAR"
-               " %.16llx\n(Possible AFU HW issue - was a term/remove acked"
+       WARN(1, "Unable to demultiplex CXL PSL IRQ for PE %i DSISR %016llx DAR"
+               " %016llx\n(Possible AFU HW issue - was a term/remove acked"
                " with outstanding transactions?)\n", ph, irq_info.dsisr,
                irq_info.dar);
        return fail_psl_irq(afu, &irq_info);
 
                        rc = -EBUSY;
                        goto out;
                }
-               pr_devel_ratelimited("AFU control... (0x%.16llx)\n",
+               pr_devel_ratelimited("AFU control... (0x%016llx)\n",
                                     AFU_Cntl | command);
                cpu_relax();
                AFU_Cntl = cxl_p2n_read(afu, CXL_AFU_Cntl_An);
                        goto out;
                }
                dsisr = cxl_p2n_read(afu, CXL_PSL_DSISR_An);
-               pr_devel_ratelimited("PSL purging... PSL_CNTL: 0x%.16llx  PSL_DSISR: 0x%.16llx\n", PSL_CNTL, dsisr);
+               pr_devel_ratelimited("PSL purging... PSL_CNTL: 0x%016llx  PSL_DSISR: 0x%016llx\n", PSL_CNTL, dsisr);
                if (dsisr & CXL_PSL_DSISR_TRANS) {
                        dar = cxl_p2n_read(afu, CXL_PSL_DAR_An);
-                       dev_notice(&afu->dev, "PSL purge terminating pending translation, DSISR: 0x%.16llx, DAR: 0x%.16llx\n", dsisr, dar);
+                       dev_notice(&afu->dev, "PSL purge terminating pending translation, DSISR: 0x%016llx, DAR: 0x%016llx\n", dsisr, dar);
                        cxl_p2n_write(afu, CXL_PSL_TFC_An, CXL_PSL_TFC_An_AE);
                } else if (dsisr) {
-                       dev_notice(&afu->dev, "PSL purge acknowledging pending non-translation fault, DSISR: 0x%.16llx\n", dsisr);
+                       dev_notice(&afu->dev, "PSL purge acknowledging pending non-translation fault, DSISR: 0x%016llx\n", dsisr);
                        cxl_p2n_write(afu, CXL_PSL_TFC_An, CXL_PSL_TFC_An_A);
                } else {
                        cpu_relax();
 {
        u64 dsisr;
 
-       pr_devel("RECOVERING FROM PSL ERROR... (0x%.16llx)\n", errstat);
+       pr_devel("RECOVERING FROM PSL ERROR... (0x%016llx)\n", errstat);
 
        /* Clear PSL_DSISR[PE] */
        dsisr = cxl_p2n_read(afu, CXL_PSL_DSISR_An);
 
         */
        reg = cxl_p2n_read(afu, CXL_AFU_Cntl_An);
        if ((reg & CXL_AFU_Cntl_An_ES_MASK) != CXL_AFU_Cntl_An_ES_Disabled) {
-               dev_warn(&afu->dev, "WARNING: AFU was not disabled: %#.16llx\n", reg);
+               dev_warn(&afu->dev, "WARNING: AFU was not disabled: %#016llx\n", reg);
                if (__cxl_afu_reset(afu))
                        return -EIO;
                if (cxl_afu_disable(afu))
        cxl_p2n_write(afu, CXL_SSTP0_An, 0x0000000000000000);
        reg = cxl_p2n_read(afu, CXL_PSL_DSISR_An);
        if (reg) {
-               dev_warn(&afu->dev, "AFU had pending DSISR: %#.16llx\n", reg);
+               dev_warn(&afu->dev, "AFU had pending DSISR: %#016llx\n", reg);
                if (reg & CXL_PSL_DSISR_TRANS)
                        cxl_p2n_write(afu, CXL_PSL_TFC_An, CXL_PSL_TFC_An_AE);
                else
        reg = cxl_p1n_read(afu, CXL_PSL_SERR_An);
        if (reg) {
                if (reg & ~0xffff)
-                       dev_warn(&afu->dev, "AFU had pending SERR: %#.16llx\n", reg);
+                       dev_warn(&afu->dev, "AFU had pending SERR: %#016llx\n", reg);
                cxl_p1n_write(afu, CXL_PSL_SERR_An, reg & ~0xffff);
        }
        reg = cxl_p2n_read(afu, CXL_PSL_ErrStat_An);
        if (reg) {
-               dev_warn(&afu->dev, "AFU had pending error status: %#.16llx\n", reg);
+               dev_warn(&afu->dev, "AFU had pending error status: %#016llx\n", reg);
                cxl_p2n_write(afu, CXL_PSL_ErrStat_An, reg);
        }
 
        if (pci_request_region(dev, 0, "priv 1 regs"))
                goto err2;
 
-       pr_devel("cxl_map_adapter_regs: p1: %#.16llx %#llx, p2: %#.16llx %#llx",
+       pr_devel("cxl_map_adapter_regs: p1: %#016llx %#llx, p2: %#016llx %#llx",
                        p1_base(dev), p1_size(dev), p2_base(dev), p2_size(dev));
 
        if (!(adapter->p1_mmio = ioremap(p1_base(dev), p1_size(dev))))