mutex_unlock(&i915->mm.stolen_lock);
 }
 
-static bool valid_stolen_size(struct resource *dsm)
+static bool valid_stolen_size(struct drm_i915_private *i915, struct resource *dsm)
 {
-       return dsm->start != 0 && dsm->end > dsm->start;
+       return (dsm->start != 0 || HAS_BAR2_SMEM_STOLEN(i915)) && dsm->end > dsm->start;
 }
 
 static int adjust_stolen(struct drm_i915_private *i915,
        struct i915_ggtt *ggtt = to_gt(i915)->ggtt;
        struct intel_uncore *uncore = ggtt->vm.gt->uncore;
 
-       if (!valid_stolen_size(dsm))
+       if (!valid_stolen_size(i915, dsm))
                return -EINVAL;
 
        /*
                }
        }
 
-       if (!valid_stolen_size(dsm))
+       if (!valid_stolen_size(i915, dsm))
                return -EINVAL;
 
        return 0;
        /*
         * With stolen lmem, we don't need to request system memory for the
         * address range since it's local to the gpu.
+        *
+        * Starting MTL, in IGFX devices the stolen memory is exposed via
+        * BAR2 and shall be considered similar to stolen lmem.
         */
-       if (HAS_LMEM(i915))
+       if (HAS_LMEM(i915) || HAS_BAR2_SMEM_STOLEN(i915))
                return 0;
 
        /*
 
        drm_dbg(&i915->drm, "GEN6_STOLEN_RESERVED = 0x%016llx\n", reg_val);
 
-       *base = reg_val & GEN11_STOLEN_RESERVED_ADDR_MASK;
-
        switch (reg_val & GEN8_STOLEN_RESERVED_SIZE_MASK) {
        case GEN8_STOLEN_RESERVED_1M:
                *size = 1024 * 1024;
                *size = 8 * 1024 * 1024;
                MISSING_CASE(reg_val & GEN8_STOLEN_RESERVED_SIZE_MASK);
        }
+
+       if (HAS_BAR2_SMEM_STOLEN(i915))
+               /* the base is initialized to stolen top so subtract size to get base */
+               *base -= *size;
+       else
+               *base = reg_val & GEN11_STOLEN_RESERVED_ADDR_MASK;
 }
 
 /*
        .init_object = _i915_gem_object_stolen_init,
 };
 
+static int mtl_get_gms_size(struct intel_uncore *uncore)
+{
+       u16 ggc, gms;
+
+       ggc = intel_uncore_read16(uncore, GGC);
+
+       /* check GGMS, should be fixed 0x3 (8MB) */
+       if ((ggc & GGMS_MASK) != GGMS_MASK)
+               return -EIO;
+
+       /* return valid GMS value, -EIO if invalid */
+       gms = REG_FIELD_GET(GMS_MASK, ggc);
+       switch (gms) {
+       case 0x0 ... 0x04:
+               return gms * 32;
+       case 0xf0 ... 0xfe:
+               return (gms - 0xf0 + 1) * 4;
+       default:
+               MISSING_CASE(gms);
+               return -EIO;
+       }
+}
+
 struct intel_memory_region *
 i915_gem_stolen_lmem_setup(struct drm_i915_private *i915, u16 type,
                           u16 instance)
        struct intel_memory_region *mem;
        resource_size_t io_start, io_size;
        resource_size_t min_page_size;
+       int ret;
 
        if (WARN_ON_ONCE(instance))
                return ERR_PTR(-ENODEV);
 
-       /* Use DSM base address instead for stolen memory */
-       dsm_base = intel_uncore_read64(uncore, GEN12_DSMBASE) & GEN12_BDSM_MASK;
-       if (IS_DG1(uncore->i915)) {
+       if (HAS_BAR2_SMEM_STOLEN(i915) || IS_DG1(i915)) {
                lmem_size = pci_resource_len(pdev, 2);
-               if (WARN_ON(lmem_size < dsm_base))
-                       return ERR_PTR(-ENODEV);
        } else {
                resource_size_t lmem_range;
 
                lmem_size *= SZ_1G;
        }
 
-       dsm_size = lmem_size - dsm_base;
-       if (pci_resource_len(pdev, 2) < lmem_size) {
+       if (HAS_BAR2_SMEM_STOLEN(i915)) {
+               /*
+                * MTL dsm size is in GGC register.
+                * Also MTL uses offset to DSMBASE in ptes, so i915
+                * uses dsm_base = 0 to setup stolen region.
+                */
+               ret = mtl_get_gms_size(uncore);
+               if (ret < 0) {
+                       drm_err(&i915->drm, "invalid MTL GGC register setting\n");
+                       return ERR_PTR(ret);
+               }
+
+               dsm_base = 0;
+               dsm_size = (resource_size_t)(ret * SZ_1M);
+
+               GEM_BUG_ON(pci_resource_len(pdev, 2) != SZ_256M);
+               GEM_BUG_ON((dsm_size + SZ_8M) > lmem_size);
+       } else {
+               /* Use DSM base address instead for stolen memory */
+               dsm_base = intel_uncore_read64(uncore, GEN12_DSMBASE);
+               if (WARN_ON(lmem_size < dsm_base))
+                       return ERR_PTR(-ENODEV);
+               dsm_size = lmem_size - dsm_base;
+       }
+
+       io_size = dsm_size;
+       if (pci_resource_len(pdev, 2) < dsm_size) {
                io_start = 0;
                io_size = 0;
+       } else if (HAS_BAR2_SMEM_STOLEN(i915)) {
+               io_start = pci_resource_start(pdev, 2) + SZ_8M;
        } else {
                io_start = pci_resource_start(pdev, 2) + dsm_base;
-               io_size = dsm_size;
        }
 
        min_page_size = HAS_64K_PAGES(i915) ? I915_GTT_PAGE_SIZE_64K :