struct clk_mgr_internal *clk_mgr = TO_CLK_MGR_INTERNAL(clk_mgr_base);
        struct dc_clocks *new_clocks = &context->bw_ctx.bw.dcn.clk;
        struct dc *dc = clk_mgr_base->ctx->dc;
-       int display_count, i;
+       int display_count;
        bool update_dppclk = false;
        bool update_dispclk = false;
        bool dpp_clock_lowered = false;
                                clk_mgr_base->clks.dppclk_khz,
                                safe_to_lower);
 
-               for (i = 0; i < context->stream_count; i++) {
-                       if (context->streams[i]->signal == SIGNAL_TYPE_EDP &&
-                               context->streams[i]->apply_seamless_boot_optimization) {
-                               dc_wait_for_vblank(dc, context->streams[i]);
-                               break;
-                       }
-               }
-
                clk_mgr_base->clks.actual_dppclk_khz =
                                rn_vbios_smu_set_dppclk(clk_mgr, clk_mgr_base->clks.dppclk_khz);
 
 
        }
 }
 
-void dc_wait_for_vblank(struct dc *dc, struct dc_stream_state *stream)
-{
-       int i;
-
-       for (i = 0; i < dc->res_pool->pipe_count; i++)
-               if (dc->current_state->res_ctx.pipe_ctx[i].stream == stream) {
-                       struct timing_generator *tg =
-                               dc->current_state->res_ctx.pipe_ctx[i].stream_res.tg;
-                       tg->funcs->wait_for_state(tg, CRTC_STATE_VBLANK);
-                       break;
-               }
-}
-
 void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info)
 {
        info->displayClock                              = (unsigned int)state->bw_ctx.bw.dcn.clk.dispclk_khz;
 
 void dc_deinit_callbacks(struct dc *dc);
 void dc_destroy(struct dc **dc);
 
-void dc_wait_for_vblank(struct dc *dc, struct dc_stream_state *stream);
 /*******************************************************************************
  * Surface Interfaces
  ******************************************************************************/