]> www.infradead.org Git - users/jedix/linux-maple.git/commitdiff
riscv: dts: starfive: Add JH7100 cache controller
authorEmil Renner Berthing <emil.renner.berthing@canonical.com>
Thu, 30 Nov 2023 15:19:28 +0000 (16:19 +0100)
committerConor Dooley <conor.dooley@microchip.com>
Wed, 13 Dec 2023 15:50:23 +0000 (15:50 +0000)
The StarFive JH7100 SoC also features the SiFive L2 cache controller,
so add the device tree nodes for it.

Signed-off-by: Emil Renner Berthing <emil.renner.berthing@canonical.com>
Signed-off-by: Conor Dooley <conor.dooley@microchip.com>
arch/riscv/boot/dts/starfive/jh7100.dtsi

index 7c1009428c1fe49c69224d28d967a457a712f5f0..0cafac437746c0053a14f66d3b0d230a78ada4b8 100644 (file)
@@ -32,6 +32,7 @@
                        i-tlb-sets = <1>;
                        i-tlb-size = <32>;
                        mmu-type = "riscv,sv39";
+                       next-level-cache = <&ccache>;
                        riscv,isa = "rv64imafdc";
                        riscv,isa-base = "rv64i";
                        riscv,isa-extensions = "i", "m", "a", "f", "d", "c", "zicntr", "zicsr",
@@ -60,6 +61,7 @@
                        i-tlb-sets = <1>;
                        i-tlb-size = <32>;
                        mmu-type = "riscv,sv39";
+                       next-level-cache = <&ccache>;
                        riscv,isa = "rv64imafdc";
                        riscv,isa-base = "rv64i";
                        riscv,isa-extensions = "i", "m", "a", "f", "d", "c", "zicntr", "zicsr",
                                              <&cpu1_intc 3>, <&cpu1_intc 7>;
                };
 
+               ccache: cache-controller@2010000 {
+                       compatible = "starfive,jh7100-ccache", "sifive,ccache0", "cache";
+                       reg = <0x0 0x2010000 0x0 0x1000>;
+                       interrupts = <128>, <130>, <131>, <129>;
+                       cache-block-size = <64>;
+                       cache-level = <2>;
+                       cache-sets = <2048>;
+                       cache-size = <2097152>;
+                       cache-unified;
+               };
+
                plic: interrupt-controller@c000000 {
                        compatible = "starfive,jh7100-plic", "sifive,plic-1.0.0";
                        reg = <0x0 0xc000000 0x0 0x4000000>;