obj-y                                  += cvb.o
 obj-$(CONFIG_ARCH_TEGRA_210_SOC)       += clk-tegra210.o
 obj-$(CONFIG_CLK_TEGRA_BPMP)           += clk-bpmp.o
+obj-y                                  += clk-utils.o
 
 static int get_div(struct tegra_clk_frac_div *divider, unsigned long rate,
                   unsigned long parent_rate)
 {
-       u64 divider_ux1 = parent_rate;
-       u8 flags = divider->flags;
-       int mul;
-
-       if (!rate)
-               return 0;
-
-       mul = get_mul(divider);
-
-       if (!(flags & TEGRA_DIVIDER_INT))
-               divider_ux1 *= mul;
-
-       if (flags & TEGRA_DIVIDER_ROUND_UP)
-               divider_ux1 += rate - 1;
-
-       do_div(divider_ux1, rate);
-
-       if (flags & TEGRA_DIVIDER_INT)
-               divider_ux1 *= mul;
+       int div;
 
-       divider_ux1 -= mul;
+       div = div_frac_get(rate, parent_rate, divider->width,
+                          divider->frac_width, divider->flags);
 
-       if ((s64)divider_ux1 < 0)
+       if (div < 0)
                return 0;
 
-       if (divider_ux1 > get_max_div(divider))
-               return get_max_div(divider);
-
-       return divider_ux1;
+       return div;
 }
 
 static unsigned long clk_frac_div_recalc_rate(struct clk_hw *hw,
 
--- /dev/null
+// SPDX-License-Identifier: GPL-2.0
+/*
+ * Copyright (c) 2018, NVIDIA CORPORATION.  All rights reserved.
+ */
+
+#include <asm/div64.h>
+
+#include "clk.h"
+
+#define div_mask(w) ((1 << (w)) - 1)
+
+int div_frac_get(unsigned long rate, unsigned parent_rate, u8 width,
+                u8 frac_width, u8 flags)
+{
+       u64 divider_ux1 = parent_rate;
+       int mul;
+
+       if (!rate)
+               return 0;
+
+       mul = 1 << frac_width;
+
+       if (!(flags & TEGRA_DIVIDER_INT))
+               divider_ux1 *= mul;
+
+       if (flags & TEGRA_DIVIDER_ROUND_UP)
+               divider_ux1 += rate - 1;
+
+       do_div(divider_ux1, rate);
+
+       if (flags & TEGRA_DIVIDER_INT)
+               divider_ux1 *= mul;
+
+       if (divider_ux1 < mul)
+               return 0;
+
+       divider_ux1 -= mul;
+
+       if (divider_ux1 > div_mask(width))
+               return div_mask(width);
+
+       return divider_ux1;
+}
 
 int tegra_pll_wait_for_lock(struct tegra_clk_pll *pll);
 u16 tegra_pll_get_fixed_mdiv(struct clk_hw *hw, unsigned long input_rate);
 int tegra_pll_p_div_to_hw(struct tegra_clk_pll *pll, u8 p_div);
+int div_frac_get(unsigned long rate, unsigned parent_rate, u8 width,
+                u8 frac_width, u8 flags);
+
 
 /* Combined read fence with delay */
 #define fence_udelay(delay, reg)       \