unsigned long req_Hz[ADG_HZ_SIZE];
        int clkout_size;
        int i, req_size;
+       int approximate = 0;
        const char *parent_clk_name = NULL;
        const char * const *clkout_name;
        int brg_table[] = {
         *      rsnd_adg_ssi_clk_try_start()
         *      rsnd_ssi_master_clk_start()
         */
+
+       /*
+        * [APPROXIMATE]
+        *
+        * clk_i (internal clock) can't create accurate rate, it will be approximate rate.
+        *
+        * <Note>
+        *
+        * clk_i needs x2 of required maximum rate.
+        * see
+        *      - Minimum division of BRRA/BRRB
+        *      - rsnd_ssi_clk_query()
+        *
+        * Sample Settings for TDM 8ch, 32bit width
+        *
+        *      8(ch) x 32(bit) x 44100(Hz) x 2<Note> = 22579200
+        *      8(ch) x 32(bit) x 48000(Hz) x 2<Note> = 24576000
+        *
+        *      clock-frequency = <22579200 24576000>;
+        */
        for_each_rsnd_clkin(clk, adg, i) {
                rate = clk_get_rate(clk);
 
                        continue;
 
                /* BRGA */
+
+               if (i == CLKI)
+                       /* see [APPROXIMATE] */
+                       rate = (clk_get_rate(clk) / req_Hz[ADG_HZ_441]) * req_Hz[ADG_HZ_441];
                if (!adg->brg_rate[ADG_HZ_441] && (0 == rate % 44100)) {
                        div = 6;
                        if (req_Hz[ADG_HZ_441])
                                ckr |= brg_table[i] << 20;
                                if (req_Hz[ADG_HZ_441])
                                        parent_clk_name = __clk_get_name(clk);
+                               if (i == CLKI)
+                                       approximate = 1;
                        }
                }
 
                /* BRGB */
+
+               if (i == CLKI)
+                       /* see [APPROXIMATE] */
+                       rate = (clk_get_rate(clk) / req_Hz[ADG_HZ_48]) * req_Hz[ADG_HZ_48];
                if (!adg->brg_rate[ADG_HZ_48] && (0 == rate % 48000)) {
                        div = 6;
                        if (req_Hz[ADG_HZ_48])
                                ckr |= brg_table[i] << 16;
                                if (req_Hz[ADG_HZ_48])
                                        parent_clk_name = __clk_get_name(clk);
+                               if (i == CLKI)
+                                       approximate = 1;
                        }
                }
        }
 
+       if (approximate)
+               dev_info(dev, "It uses CLK_I as approximate rate");
+
        clkout_name = clkout_name_gen2;
        clkout_size = ARRAY_SIZE(clkout_name_gen2);
        if (rsnd_is_gen4(priv))