addr = intel_engine_get_last_batch_head(engine);
        drm_printf(m, "\tBBADDR: 0x%08x_%08x\n",
                   upper_32_bits(addr), lower_32_bits(addr));
+       if (INTEL_GEN(dev_priv) >= 8)
+               addr = I915_READ64_2x32(RING_DMA_FADD(engine->mmio_base),
+                                       RING_DMA_FADD_UDW(engine->mmio_base));
+       else if (INTEL_GEN(dev_priv) >= 4)
+               addr = I915_READ(RING_DMA_FADD(engine->mmio_base));
+       else
+               addr = I915_READ(DMA_FADD_I8XX);
+       drm_printf(m, "\tDMA_FADDR: 0x%08x_%08x\n",
+                  upper_32_bits(addr), lower_32_bits(addr));
+       if (INTEL_GEN(dev_priv) >= 4) {
+               drm_printf(m, "\tIPEIR: 0x%08x\n",
+                          I915_READ(RING_IPEIR(engine->mmio_base)));
+               drm_printf(m, "\tIPEHR: 0x%08x\n",
+                          I915_READ(RING_IPEHR(engine->mmio_base)));
+       } else {
+               drm_printf(m, "\tIPEIR: 0x%08x\n", I915_READ(IPEIR));
+               drm_printf(m, "\tIPEHR: 0x%08x\n", I915_READ(IPEHR));
+       }
 
        if (HAS_EXECLISTS(dev_priv)) {
                const u32 *hws = &engine->status_page.page_addr[I915_HWS_CSB_BUF0_INDEX];