Add support for cycle-time-extension. TER GCL-register needs to be
updated with the cycle-time-extension. Width of TER register is EST
time interval width + 7 bits.
Signed-off-by: Rohan G Thomas <rohan.g.thomas@intel.com>
Reviewed-by: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
Link: https://lore.kernel.org/r/20231201055252.1302-4-rohan.g.thomas@intel.com
Signed-off-by: Jakub Kicinski <kuba@kernel.org>
 
                return -EINVAL;
        if (!qopt->cycle_time)
                return -ERANGE;
+       if (qopt->cycle_time_extension >= BIT(wid + 7))
+               return -ERANGE;
 
        if (!plat->est) {
                plat->est = devm_kzalloc(priv->device, sizeof(*plat->est),
        priv->plat->est->ctr[0] = do_div(ctr, NSEC_PER_SEC);
        priv->plat->est->ctr[1] = (u32)ctr;
 
+       priv->plat->est->ter = qopt->cycle_time_extension;
+
        if (fpe && !priv->dma_cap.fpesel) {
                mutex_unlock(&priv->plat->est->lock);
                return -EOPNOTSUPP;