unsigned int            conf_enable;
        unsigned int            conf_disable;
        unsigned int            conf_mask;
+       unsigned int            conf2_mask;
        unsigned int            clr_mfp_irq_base;
        unsigned int            clr_mfp_hwirq;
        struct irq_domain       *domain;
        unsigned int    conf_enable;
        unsigned int    conf_disable;
        unsigned int    conf_mask;
+       unsigned int    conf2_mask;
 };
 
 static void __iomem *mmp_icu_base;
+static void __iomem *mmp_icu2_base;
 static struct icu_chip_data icu_data[MAX_ICU_NR];
 static int max_icu_nr;
 
                r &= ~data->conf_mask;
                r |= data->conf_disable;
                writel_relaxed(r, mmp_icu_base + (hwirq << 2));
+
+               if (data->conf2_mask) {
+                       /*
+                        * ICU1 (above) only controls PJ4 MP1; if using SMP,
+                        * we need to also mask the MP2 and MM cores via ICU2.
+                        */
+                       r = readl_relaxed(mmp_icu2_base + (hwirq << 2));
+                       r &= ~data->conf2_mask;
+                       writel_relaxed(r, mmp_icu2_base + (hwirq << 2));
+               }
        } else {
                r = readl_relaxed(data->reg_mask) | (1 << hwirq);
                writel_relaxed(r, data->reg_mask);
                          MMP2_ICU_INT_ROUTE_PJ4_FIQ,
 };
 
+static struct mmp_intc_conf mmp3_conf = {
+       .conf_enable    = 0x20,
+       .conf_disable   = 0x0,
+       .conf_mask      = MMP2_ICU_INT_ROUTE_PJ4_IRQ |
+                         MMP2_ICU_INT_ROUTE_PJ4_FIQ,
+       .conf2_mask     = 0xf0,
+};
+
 static void __exception_irq_entry mmp_handle_irq(struct pt_regs *regs)
 {
        int hwirq;
 }
 IRQCHIP_DECLARE(mmp2_intc, "mrvl,mmp2-intc", mmp2_of_init);
 
+static int __init mmp3_of_init(struct device_node *node,
+                              struct device_node *parent)
+{
+       int ret;
+
+       mmp_icu2_base = of_iomap(node, 1);
+       if (!mmp_icu2_base) {
+               pr_err("Failed to get interrupt controller register #2\n");
+               return -ENODEV;
+       }
+
+       ret = mmp_init_bases(node);
+       if (ret < 0) {
+               iounmap(mmp_icu2_base);
+               return ret;
+       }
+
+       icu_data[0].conf_enable = mmp3_conf.conf_enable;
+       icu_data[0].conf_disable = mmp3_conf.conf_disable;
+       icu_data[0].conf_mask = mmp3_conf.conf_mask;
+       icu_data[0].conf2_mask = mmp3_conf.conf2_mask;
+       set_handle_irq(mmp2_handle_irq);
+       max_icu_nr = 1;
+       return 0;
+}
+IRQCHIP_DECLARE(mmp3_intc, "marvell,mmp3-intc", mmp3_of_init);
+
 static int __init mmp2_mux_of_init(struct device_node *node,
                                   struct device_node *parent)
 {