]> www.infradead.org Git - nvme.git/commitdiff
PCI: xilinx-cpm: Add cpm_csr register mapping for CPM5_HOST1 variant
authorThippeswamy Havalige <thippeswamy.havalige@amd.com>
Mon, 17 Mar 2025 12:41:36 +0000 (18:11 +0530)
committerKrzysztof Wilczyński <kwilczynski@kernel.org>
Sun, 23 Mar 2025 12:40:22 +0000 (12:40 +0000)
Update the CPM5 check to include CPM5_HOST1 variant. Previously, only
CPM5 was considered when mapping the "cpm_csr" register.

With this change, CPM5_HOST1 is also supported, ensuring proper
resource mapping for this variant.

Signed-off-by: Thippeswamy Havalige <thippeswamy.havalige@amd.com>
[kwilczynski: commit log]
Signed-off-by: Krzysztof Wilczyński <kwilczynski@kernel.org>
Link: https://lore.kernel.org/r/20250317124136.1317723-1-thippeswamy.havalige@amd.com
drivers/pci/controller/pcie-xilinx-cpm.c

index d0ab187d917fb84c37f645c76c8e6886278d8964..13ca493d22bd068115e9c8720c0f9eb040e92b95 100644 (file)
@@ -542,7 +542,8 @@ static int xilinx_cpm_pcie_parse_dt(struct xilinx_cpm_pcie *port,
        if (IS_ERR(port->cfg))
                return PTR_ERR(port->cfg);
 
-       if (port->variant->version == CPM5) {
+       if (port->variant->version == CPM5 ||
+           port->variant->version == CPM5_HOST1) {
                port->reg_base = devm_platform_ioremap_resource_byname(pdev,
                                                                    "cpm_csr");
                if (IS_ERR(port->reg_base))