CRTC_V_TOTAL);
        dm_write_reg(ctx, addr, value);
 
+       /* In case of V_TOTAL_CONTROL is on, make sure V_TOTAL_MAX and
+        * V_TOTAL_MIN are equal to V_TOTAL.
+        */
+       addr = CRTC_REG(mmCRTC_V_TOTAL_MAX);
+       value = dm_read_reg(ctx, addr);
+       set_reg_field_value(
+               value,
+               timing->v_total - 1,
+               CRTC_V_TOTAL_MAX,
+               CRTC_V_TOTAL_MAX);
+       dm_write_reg(ctx, addr, value);
+
+       addr = CRTC_REG(mmCRTC_V_TOTAL_MIN);
+       value = dm_read_reg(ctx, addr);
+       set_reg_field_value(
+               value,
+               timing->v_total - 1,
+               CRTC_V_TOTAL_MIN,
+               CRTC_V_TOTAL_MIN);
+       dm_write_reg(ctx, addr, value);
+
        addr = CRTC_REG(mmCRTC_H_BLANK_START_END);
        value = dm_read_reg(ctx, addr);
 
 
        struct dce110_timing_generator *tg110 = DCE110TG_FROM_TG(tg);
 
        CRTC_REG_UPDATE(
-                       CRTC0_CRTC_H_TOTAL,
-                       CRTC_H_TOTAL,
-                       timing->h_total - 1);
+               CRTC0_CRTC_H_TOTAL,
+               CRTC_H_TOTAL,
+               timing->h_total - 1);
 
        CRTC_REG_UPDATE(
                CRTC0_CRTC_V_TOTAL,
                CRTC_V_TOTAL,
                timing->v_total - 1);
 
+       /* In case of V_TOTAL_CONTROL is on, make sure V_TOTAL_MAX and
+        * V_TOTAL_MIN are equal to V_TOTAL.
+        */
+       CRTC_REG_UPDATE(
+               CRTC0_CRTC_V_TOTAL_MAX,
+               CRTC_V_TOTAL_MAX,
+               timing->v_total - 1);
+
+       CRTC_REG_UPDATE(
+               CRTC0_CRTC_V_TOTAL_MIN,
+               CRTC_V_TOTAL_MIN,
+               timing->v_total - 1);
+
        tmp1 = timing->h_total -
                        (h_sync_start + timing->h_border_left);
        tmp2 = tmp1 + timing->h_addressable +
 
        REG_SET(OTG_V_TOTAL, 0,
                        OTG_V_TOTAL, v_total);
 
+       /* In case of V_TOTAL_CONTROL is on, make sure OTG_V_TOTAL_MAX and
+        * OTG_V_TOTAL_MIN are equal to V_TOTAL.
+        */
+       REG_SET(OTG_V_TOTAL_MAX, 0,
+               OTG_V_TOTAL_MAX, v_total);
+       REG_SET(OTG_V_TOTAL_MIN, 0,
+               OTG_V_TOTAL_MIN, v_total);
+
        /* v_sync_start = 0, v_sync_end = v_sync_width */
        v_sync_end = patched_crtc_timing.v_sync_width * interlace_factor;