unsigned int bus_shift;
        unsigned int irq_nr;
        unsigned int irq_base;
-       spinlock_t lock;
+       raw_spinlock_t lock;
        u16 irq_bothedge[4];
        struct gpio_chip gpio;
        struct device *dev;
        unsigned long flags;
        u32 val;
 
-       spin_lock_irqsave(&asic->lock, flags);
+       raw_spin_lock_irqsave(&asic->lock, flags);
        val = asic3_read_register(asic, reg);
        if (set)
                val |= bits;
        else
                val &= ~bits;
        asic3_write_register(asic, reg, val);
-       spin_unlock_irqrestore(&asic->lock, flags);
+       raw_spin_unlock_irqrestore(&asic->lock, flags);
 }
 
 /* IRQs */
        u16 edge;
        unsigned long flags;
 
-       spin_lock_irqsave(&asic->lock, flags);
+       raw_spin_lock_irqsave(&asic->lock, flags);
        edge = asic3_read_register(asic,
                                   base + ASIC3_GPIO_EDGE_TRIGGER);
        edge ^= bit;
        asic3_write_register(asic,
                             base + ASIC3_GPIO_EDGE_TRIGGER, edge);
-       spin_unlock_irqrestore(&asic->lock, flags);
+       raw_spin_unlock_irqrestore(&asic->lock, flags);
 }
 
 static void asic3_irq_demux(struct irq_desc *desc)
                u32 status;
                int bank;
 
-               spin_lock_irqsave(&asic->lock, flags);
+               raw_spin_lock_irqsave(&asic->lock, flags);
                status = asic3_read_register(asic,
                                             ASIC3_OFFSET(INTR, P_INT_STAT));
-               spin_unlock_irqrestore(&asic->lock, flags);
+               raw_spin_unlock_irqrestore(&asic->lock, flags);
 
                /* Check all ten register bits */
                if ((status & 0x3ff) == 0)
 
                                base = ASIC3_GPIO_A_BASE
                                       + bank * ASIC3_GPIO_BASE_INCR;
-                               spin_lock_irqsave(&asic->lock, flags);
+                               raw_spin_lock_irqsave(&asic->lock, flags);
                                istat = asic3_read_register(asic,
                                                            base +
                                                            ASIC3_GPIO_INT_STATUS);
                                asic3_write_register(asic,
                                                     base +
                                                     ASIC3_GPIO_INT_STATUS, 0);
-                               spin_unlock_irqrestore(&asic->lock, flags);
+                               raw_spin_unlock_irqrestore(&asic->lock, flags);
 
                                for (i = 0; i < ASIC3_GPIOS_PER_BANK; i++) {
                                        int bit = (1 << i);
        bank = asic3_irq_to_bank(asic, data->irq);
        index = asic3_irq_to_index(asic, data->irq);
 
-       spin_lock_irqsave(&asic->lock, flags);
+       raw_spin_lock_irqsave(&asic->lock, flags);
        val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK);
        val |= 1 << index;
        asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val);
-       spin_unlock_irqrestore(&asic->lock, flags);
+       raw_spin_unlock_irqrestore(&asic->lock, flags);
 }
 
 static void asic3_mask_irq(struct irq_data *data)
        int regval;
        unsigned long flags;
 
-       spin_lock_irqsave(&asic->lock, flags);
+       raw_spin_lock_irqsave(&asic->lock, flags);
        regval = asic3_read_register(asic,
                                     ASIC3_INTR_BASE +
                                     ASIC3_INTR_INT_MASK);
                             ASIC3_INTR_BASE +
                             ASIC3_INTR_INT_MASK,
                             regval);
-       spin_unlock_irqrestore(&asic->lock, flags);
+       raw_spin_unlock_irqrestore(&asic->lock, flags);
 }
 
 static void asic3_unmask_gpio_irq(struct irq_data *data)
        bank = asic3_irq_to_bank(asic, data->irq);
        index = asic3_irq_to_index(asic, data->irq);
 
-       spin_lock_irqsave(&asic->lock, flags);
+       raw_spin_lock_irqsave(&asic->lock, flags);
        val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK);
        val &= ~(1 << index);
        asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val);
-       spin_unlock_irqrestore(&asic->lock, flags);
+       raw_spin_unlock_irqrestore(&asic->lock, flags);
 }
 
 static void asic3_unmask_irq(struct irq_data *data)
        int regval;
        unsigned long flags;
 
-       spin_lock_irqsave(&asic->lock, flags);
+       raw_spin_lock_irqsave(&asic->lock, flags);
        regval = asic3_read_register(asic,
                                     ASIC3_INTR_BASE +
                                     ASIC3_INTR_INT_MASK);
                             ASIC3_INTR_BASE +
                             ASIC3_INTR_INT_MASK,
                             regval);
-       spin_unlock_irqrestore(&asic->lock, flags);
+       raw_spin_unlock_irqrestore(&asic->lock, flags);
 }
 
 static int asic3_gpio_irq_type(struct irq_data *data, unsigned int type)
        index = asic3_irq_to_index(asic, data->irq);
        bit = 1<<index;
 
-       spin_lock_irqsave(&asic->lock, flags);
+       raw_spin_lock_irqsave(&asic->lock, flags);
        level = asic3_read_register(asic,
                                    bank + ASIC3_GPIO_LEVEL_TRIGGER);
        edge = asic3_read_register(asic,
                             edge);
        asic3_write_register(asic, bank + ASIC3_GPIO_TRIGGER_TYPE,
                             trigger);
-       spin_unlock_irqrestore(&asic->lock, flags);
+       raw_spin_unlock_irqrestore(&asic->lock, flags);
        return 0;
 }
 
                return -EINVAL;
        }
 
-       spin_lock_irqsave(&asic->lock, flags);
+       raw_spin_lock_irqsave(&asic->lock, flags);
 
        out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_DIRECTION);
 
 
        asic3_write_register(asic, gpio_base + ASIC3_GPIO_DIRECTION, out_reg);
 
-       spin_unlock_irqrestore(&asic->lock, flags);
+       raw_spin_unlock_irqrestore(&asic->lock, flags);
 
        return 0;
 
 
        mask = ASIC3_GPIO_TO_MASK(offset);
 
-       spin_lock_irqsave(&asic->lock, flags);
+       raw_spin_lock_irqsave(&asic->lock, flags);
 
        out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_OUT);
 
 
        asic3_write_register(asic, gpio_base + ASIC3_GPIO_OUT, out_reg);
 
-       spin_unlock_irqrestore(&asic->lock, flags);
+       raw_spin_unlock_irqrestore(&asic->lock, flags);
 }
 
 static int asic3_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
        unsigned long flags;
        u32 cdex;
 
-       spin_lock_irqsave(&asic->lock, flags);
+       raw_spin_lock_irqsave(&asic->lock, flags);
        if (clk->enabled++ == 0) {
                cdex = asic3_read_register(asic, ASIC3_OFFSET(CLOCK, CDEX));
                cdex |= clk->cdex;
                asic3_write_register(asic, ASIC3_OFFSET(CLOCK, CDEX), cdex);
        }
-       spin_unlock_irqrestore(&asic->lock, flags);
+       raw_spin_unlock_irqrestore(&asic->lock, flags);
 }
 
 static void asic3_clk_disable(struct asic3 *asic, struct asic3_clk *clk)
 
        WARN_ON(clk->enabled == 0);
 
-       spin_lock_irqsave(&asic->lock, flags);
+       raw_spin_lock_irqsave(&asic->lock, flags);
        if (--clk->enabled == 0) {
                cdex = asic3_read_register(asic, ASIC3_OFFSET(CLOCK, CDEX));
                cdex &= ~clk->cdex;
                asic3_write_register(asic, ASIC3_OFFSET(CLOCK, CDEX), cdex);
        }
-       spin_unlock_irqrestore(&asic->lock, flags);
+       raw_spin_unlock_irqrestore(&asic->lock, flags);
 }
 
 /* MFD cells (SPI, PWM, LED, DS1WM, MMC) */
        if (!asic)
                return -ENOMEM;
 
-       spin_lock_init(&asic->lock);
+       raw_spin_lock_init(&asic->lock);
        platform_set_drvdata(pdev, asic);
        asic->dev = &pdev->dev;