static void tgl_disallow_dc3co_on_psr2_exit(struct intel_dp *intel_dp)
 {
-       if (!intel_dp->psr.dc3co_enabled)
+       if (!intel_dp->psr.dc3co_exitline)
                return;
 
        cancel_delayed_work(&intel_dp->psr.dc3co_work);
 
        psr_irq_control(intel_dp);
 
-       if (crtc_state->dc3co_exitline) {
+       if (intel_dp->psr.dc3co_exitline) {
                u32 val;
 
                /*
                 */
                val = intel_de_read(dev_priv, EXITLINE(cpu_transcoder));
                val &= ~EXITLINE_MASK;
-               val |= crtc_state->dc3co_exitline << EXITLINE_SHIFT;
+               val |= intel_dp->psr.dc3co_exitline << EXITLINE_SHIFT;
                val |= EXITLINE_ENABLE;
                intel_de_write(dev_priv, EXITLINE(cpu_transcoder), val);
        }
        intel_dp->psr.psr2_enabled = crtc_state->has_psr2;
        intel_dp->psr.busy_frontbuffer_bits = 0;
        intel_dp->psr.pipe = to_intel_crtc(crtc_state->uapi.crtc)->pipe;
-       intel_dp->psr.dc3co_enabled = !!crtc_state->dc3co_exitline;
        intel_dp->psr.transcoder = crtc_state->cpu_transcoder;
        /* DC5/DC6 requires at least 6 idle frames */
        val = usecs_to_jiffies(intel_get_frame_time_us(crtc_state) * 6);
        intel_dp->psr.dc3co_exit_delay = val;
+       intel_dp->psr.dc3co_exitline = crtc_state->dc3co_exitline;
        intel_dp->psr.psr2_sel_fetch_enabled = crtc_state->enable_psr2_sel_fetch;
 
        /*
 {
        mutex_lock(&intel_dp->psr.lock);
 
-       if (!intel_dp->psr.dc3co_enabled)
+       if (!intel_dp->psr.dc3co_exitline)
                goto unlock;
 
        if (!intel_dp->psr.psr2_enabled || !intel_dp->psr.active)