u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
                              enum pipe pipe)
 {
-       u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
+       u32 status_mask = dev_priv->display.irq.pipestat_irq_mask[pipe];
        u32 enable_mask = status_mask << 16;
 
        lockdep_assert_held(&dev_priv->irq_lock);
        lockdep_assert_held(&dev_priv->irq_lock);
        drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
 
-       if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
+       if ((dev_priv->display.irq.pipestat_irq_mask[pipe] & status_mask) == status_mask)
                return;
 
-       dev_priv->pipestat_irq_mask[pipe] |= status_mask;
+       dev_priv->display.irq.pipestat_irq_mask[pipe] |= status_mask;
        enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
 
        intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask);
        lockdep_assert_held(&dev_priv->irq_lock);
        drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
 
-       if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
+       if ((dev_priv->display.irq.pipestat_irq_mask[pipe] & status_mask) == 0)
                return;
 
-       dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
+       dev_priv->display.irq.pipestat_irq_mask[pipe] &= ~status_mask;
        enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
 
        intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask);
                                   PIPESTAT_INT_STATUS_MASK |
                                   PIPE_FIFO_UNDERRUN_STATUS);
 
-               dev_priv->pipestat_irq_mask[pipe] = 0;
+               dev_priv->display.irq.pipestat_irq_mask[pipe] = 0;
        }
 }
 
                        break;
                }
                if (iir & iir_bit)
-                       status_mask |= dev_priv->pipestat_irq_mask[pipe];
+                       status_mask |= dev_priv->display.irq.pipestat_irq_mask[pipe];
 
                if (!status_mask)
                        continue;