};
 
 struct mlx5_ifc_mcam_enhanced_features_bits {
-       u8         reserved_at_0[0x6b];
+       u8         reserved_at_0[0x6a];
+       u8         reset_state[0x1];
        u8         ptpcyc2realtime_modify[0x1];
        u8         reserved_at_6c[0x2];
        u8         pci_status_and_power[0x1];
        u8         data[][0x20];
 };
 
+enum {
+       MLX5_MFRL_REG_RESET_STATE_IDLE = 0,
+       MLX5_MFRL_REG_RESET_STATE_IN_NEGOTIATION = 1,
+       MLX5_MFRL_REG_RESET_STATE_RESET_IN_PROGRESS = 2,
+       MLX5_MFRL_REG_RESET_STATE_TIMEOUT = 3,
+       MLX5_MFRL_REG_RESET_STATE_NACK = 4,
+};
+
 enum {
        MLX5_MFRL_REG_RESET_TYPE_FULL_CHIP = BIT(0),
        MLX5_MFRL_REG_RESET_TYPE_NET_PORT_ALIVE = BIT(1),
        u8         pci_sync_for_fw_update_start[0x1];
        u8         pci_sync_for_fw_update_resp[0x2];
        u8         rst_type_sel[0x3];
-       u8         reserved_at_28[0x8];
+       u8         reserved_at_28[0x4];
+       u8         reset_state[0x4];
        u8         reset_type[0x8];
        u8         reset_level[0x8];
 };