adev->psp.sos_fw = NULL;
        release_firmware(adev->psp.asd_fw);
        adev->psp.asd_fw = NULL;
-       if (adev->psp.cap_fw) {
-               release_firmware(adev->psp.cap_fw);
-               adev->psp.cap_fw = NULL;
-       }
        if (adev->psp.ta_fw) {
                release_firmware(adev->psp.ta_fw);
                adev->psp.ta_fw = NULL;
                DRM_WARN("psp command (0x%X) failed and response status is (0x%X)\n",
                         psp->cmd_buf_mem->cmd_id,
                         psp->cmd_buf_mem->resp.status);
-               if ((ucode->ucode_id == AMDGPU_UCODE_ID_CAP) || !timeout) {
+               if (!timeout) {
                        mutex_unlock(&psp->mutex);
                        return -EINVAL;
                }
                           enum psp_gfx_fw_type *type)
 {
        switch (ucode->ucode_id) {
-       case AMDGPU_UCODE_ID_CAP:
-               *type = GFX_FW_TYPE_CAP;
-               break;
        case AMDGPU_UCODE_ID_SDMA0:
                *type = GFX_FW_TYPE_SDMA0;
                break;
 
        GFX_FW_TYPE_SDMA6                           = 56,   /* SDMA6                    MI      */
        GFX_FW_TYPE_SDMA7                           = 57,   /* SDMA7                    MI      */
        GFX_FW_TYPE_VCN1                            = 58,   /* VCN1                     MI      */
-       GFX_FW_TYPE_CAP                             = 62,   /* CAP_FW                   VG      */
        GFX_FW_TYPE_MAX
 };
 
 
 
 MODULE_FIRMWARE("amdgpu/vega10_sos.bin");
 MODULE_FIRMWARE("amdgpu/vega10_asd.bin");
-MODULE_FIRMWARE("amdgpu/vega10_cap.bin");
 MODULE_FIRMWARE("amdgpu/vega12_sos.bin");
 MODULE_FIRMWARE("amdgpu/vega12_asd.bin");
 
        char fw_name[30];
        int err = 0;
        const struct psp_firmware_header_v1_0 *hdr;
-       struct amdgpu_firmware_info *info = NULL;
 
        DRM_DEBUG("\n");
 
        adev->psp.asd_start_addr = (uint8_t *)hdr +
                                le32_to_cpu(hdr->header.ucode_array_offset_bytes);
 
-       if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_VEGA10) {
-               snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_cap.bin",
-                        chip_name);
-               err = request_firmware(&adev->psp.cap_fw, fw_name, adev->dev);
-               if (err)
-                       goto out;
-
-               err = amdgpu_ucode_validate(adev->psp.cap_fw);
-               if (err)
-                       goto out;
-
-               info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CAP];
-               info->ucode_id = AMDGPU_UCODE_ID_CAP;
-               info->fw = adev->psp.cap_fw;
-               hdr = (const struct psp_firmware_header_v1_0 *)
-                             adev->psp.cap_fw->data;
-               adev->firmware.fw_size += ALIGN(
-                       le32_to_cpu(hdr->header.ucode_size_bytes), PAGE_SIZE);
-       }
-
        return 0;
 out:
        if (err) {
                adev->psp.sos_fw = NULL;
                release_firmware(adev->psp.asd_fw);
                adev->psp.asd_fw = NULL;
-               release_firmware(adev->psp.cap_fw);
-               adev->psp.cap_fw = NULL;
        }
 
        return err;