/* initialize VCN memory controller */
        WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_CTRL,
-               (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
+               (8 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
                UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
                UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
                UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
                UVD_LMI_CTRL__REQ_MODE_MASK |
+               UVD_LMI_CTRL__CRC_RESET_MASK |
+               UVD_LMI_CTRL__MASK_MC_URGENT_MASK |
                0x00100000L, 0xFFFFFFFF, 0);
 
 #ifdef __BIG_ENDIAN
        vcn_v1_0_clock_gating_dpg_mode(adev, 1);
        /* setup mmUVD_LMI_CTRL */
        WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_CTRL,
-                       (UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
-                               UVD_LMI_CTRL__CRC_RESET_MASK |
-                               UVD_LMI_CTRL__MASK_MC_URGENT_MASK |
-                               UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
-                               UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
-                               (8 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
-                               0x00100000L), 0xFFFFFFFF, 1);
+               (8 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
+               UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
+               UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
+               UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
+               UVD_LMI_CTRL__REQ_MODE_MASK |
+               UVD_LMI_CTRL__CRC_RESET_MASK |
+               UVD_LMI_CTRL__MASK_MC_URGENT_MASK |
+               0x00100000L, 0xFFFFFFFF, 1);
 
        tmp = adev->gfx.config.gb_addr_config;
        /* setup VCN global tiling registers */