#define  GLK_CL1_PWR_DOWN      (1 << 11)
 #define  GLK_CL0_PWR_DOWN      (1 << 10)
 
+#define CHICKEN_MISC_4         _MMIO(0x4208c)
+#define   FBC_STRIDE_OVERRIDE  (1 << 13)
+#define   FBC_STRIDE_MASK      0x1FFF
+
 #define _CHICKEN_PIPESL_1_A    0x420b0
 #define _CHICKEN_PIPESL_1_B    0x420b4
 #define  HSW_FBCQ_DIS                  (1 << 22)
 
        u32 dpfc_ctl;
        int threshold = dev_priv->fbc.threshold;
 
+       /* Display WA #0529: skl, kbl, bxt. */
+       if (IS_GEN9(dev_priv) && !IS_GEMINILAKE(dev_priv)) {
+               u32 val = I915_READ(CHICKEN_MISC_4);
+
+               val &= ~(FBC_STRIDE_OVERRIDE | FBC_STRIDE_MASK);
+
+               if (i915_gem_object_get_tiling(params->vma->obj) !=
+                   I915_TILING_X)
+                       val |= FBC_STRIDE_OVERRIDE | params->gen9_wa_cfb_stride;
+
+               I915_WRITE(CHICKEN_MISC_4, val);
+       }
+
        dpfc_ctl = 0;
        if (IS_IVYBRIDGE(dev_priv))
                dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.plane);
        params->fb.stride = cache->fb.stride;
 
        params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
+
+       if (IS_GEN9(dev_priv) && !IS_GEMINILAKE(dev_priv))
+               params->gen9_wa_cfb_stride = DIV_ROUND_UP(cache->plane.src_w,
+                                               32 * fbc->threshold) * 8;
 }
 
 static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1,