#include <core/subdev.h>
 
 struct nvkm_mc {
+       const struct nvkm_mc_func *func;
        struct nvkm_subdev subdev;
-       bool use_msi;
+
        unsigned int irq;
-       void (*unk260)(struct nvkm_mc *, u32);
+       bool use_msi;
 };
 
-static inline struct nvkm_mc *
-nvkm_mc(void *obj)
-{
-       return (void *)nvkm_subdev(obj, NVDEV_SUBDEV_MC);
-}
+void nvkm_mc_unk260(struct nvkm_mc *, u32 data);
 
-extern struct nvkm_oclass *nv04_mc_oclass;
-extern struct nvkm_oclass *nv40_mc_oclass;
-extern struct nvkm_oclass *nv44_mc_oclass;
-extern struct nvkm_oclass *nv4c_mc_oclass;
-extern struct nvkm_oclass *nv50_mc_oclass;
-extern struct nvkm_oclass *g94_mc_oclass;
-extern struct nvkm_oclass *g98_mc_oclass;
-extern struct nvkm_oclass *gf100_mc_oclass;
-extern struct nvkm_oclass *gf106_mc_oclass;
-extern struct nvkm_oclass *gk20a_mc_oclass;
+int nv04_mc_new(struct nvkm_device *, int, struct nvkm_mc **);
+int nv40_mc_new(struct nvkm_device *, int, struct nvkm_mc **);
+int nv44_mc_new(struct nvkm_device *, int, struct nvkm_mc **);
+int nv4c_mc_new(struct nvkm_device *, int, struct nvkm_mc **);
+int nv50_mc_new(struct nvkm_device *, int, struct nvkm_mc **);
+int g94_mc_new(struct nvkm_device *, int, struct nvkm_mc **);
+int g98_mc_new(struct nvkm_device *, int, struct nvkm_mc **);
+int gf100_mc_new(struct nvkm_device *, int, struct nvkm_mc **);
+int gf106_mc_new(struct nvkm_device *, int, struct nvkm_mc **);
+int gk20a_mc_new(struct nvkm_device *, int, struct nvkm_mc **);
 #endif
 
        .fb = nv04_fb_new,
        .i2c = nv04_i2c_new,
        .imem = nv04_instmem_new,
-//     .mc = nv04_mc_new,
+       .mc = nv04_mc_new,
 //     .mmu = nv04_mmu_new,
 //     .timer = nv04_timer_new,
 //     .disp = nv04_disp_new,
        .fb = nv04_fb_new,
        .i2c = nv04_i2c_new,
        .imem = nv04_instmem_new,
-//     .mc = nv04_mc_new,
+       .mc = nv04_mc_new,
 //     .mmu = nv04_mmu_new,
 //     .timer = nv04_timer_new,
 //     .disp = nv04_disp_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv04_instmem_new,
-//     .mc = nv04_mc_new,
+       .mc = nv04_mc_new,
 //     .mmu = nv04_mmu_new,
 //     .timer = nv04_timer_new,
 //     .disp = nv04_disp_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv04_instmem_new,
-//     .mc = nv04_mc_new,
+       .mc = nv04_mc_new,
 //     .mmu = nv04_mmu_new,
 //     .timer = nv04_timer_new,
 //     .disp = nv04_disp_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv04_instmem_new,
-//     .mc = nv04_mc_new,
+       .mc = nv04_mc_new,
 //     .mmu = nv04_mmu_new,
 //     .timer = nv04_timer_new,
 //     .disp = nv04_disp_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv04_instmem_new,
-//     .mc = nv04_mc_new,
+       .mc = nv04_mc_new,
 //     .mmu = nv04_mmu_new,
 //     .timer = nv04_timer_new,
 //     .disp = nv04_disp_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv04_instmem_new,
-//     .mc = nv04_mc_new,
+       .mc = nv04_mc_new,
 //     .mmu = nv04_mmu_new,
 //     .timer = nv04_timer_new,
 //     .disp = nv04_disp_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv04_instmem_new,
-//     .mc = nv04_mc_new,
+       .mc = nv04_mc_new,
 //     .mmu = nv04_mmu_new,
 //     .timer = nv04_timer_new,
 //     .disp = nv04_disp_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv04_instmem_new,
-//     .mc = nv04_mc_new,
+       .mc = nv04_mc_new,
 //     .mmu = nv04_mmu_new,
 //     .timer = nv04_timer_new,
 //     .disp = nv04_disp_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv04_instmem_new,
-//     .mc = nv04_mc_new,
+       .mc = nv04_mc_new,
 //     .mmu = nv04_mmu_new,
 //     .timer = nv04_timer_new,
 //     .disp = nv04_disp_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv04_instmem_new,
-//     .mc = nv04_mc_new,
+       .mc = nv04_mc_new,
 //     .mmu = nv04_mmu_new,
 //     .timer = nv04_timer_new,
 //     .disp = nv04_disp_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv04_instmem_new,
-//     .mc = nv04_mc_new,
+       .mc = nv04_mc_new,
 //     .mmu = nv04_mmu_new,
 //     .timer = nv04_timer_new,
 //     .disp = nv04_disp_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv04_instmem_new,
-//     .mc = nv04_mc_new,
+       .mc = nv04_mc_new,
 //     .mmu = nv04_mmu_new,
 //     .timer = nv04_timer_new,
 //     .disp = nv04_disp_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv04_instmem_new,
-//     .mc = nv04_mc_new,
+       .mc = nv04_mc_new,
 //     .mmu = nv04_mmu_new,
 //     .timer = nv04_timer_new,
 //     .disp = nv04_disp_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv04_instmem_new,
-//     .mc = nv04_mc_new,
+       .mc = nv04_mc_new,
 //     .mmu = nv04_mmu_new,
 //     .timer = nv04_timer_new,
 //     .disp = nv04_disp_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv04_instmem_new,
-//     .mc = nv04_mc_new,
+       .mc = nv04_mc_new,
 //     .mmu = nv04_mmu_new,
 //     .timer = nv04_timer_new,
 //     .disp = nv04_disp_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv04_instmem_new,
-//     .mc = nv04_mc_new,
+       .mc = nv04_mc_new,
 //     .mmu = nv04_mmu_new,
 //     .timer = nv04_timer_new,
 //     .disp = nv04_disp_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv04_instmem_new,
-//     .mc = nv04_mc_new,
+       .mc = nv04_mc_new,
 //     .mmu = nv04_mmu_new,
 //     .timer = nv04_timer_new,
 //     .disp = nv04_disp_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv40_instmem_new,
-//     .mc = nv40_mc_new,
+       .mc = nv40_mc_new,
 //     .mmu = nv04_mmu_new,
 //     .therm = nv40_therm_new,
 //     .timer = nv04_timer_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv40_instmem_new,
-//     .mc = nv40_mc_new,
+       .mc = nv40_mc_new,
 //     .mmu = nv41_mmu_new,
 //     .therm = nv40_therm_new,
 //     .timer = nv04_timer_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv40_instmem_new,
-//     .mc = nv40_mc_new,
+       .mc = nv40_mc_new,
 //     .mmu = nv41_mmu_new,
 //     .therm = nv40_therm_new,
 //     .timer = nv04_timer_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv40_instmem_new,
-//     .mc = nv40_mc_new,
+       .mc = nv40_mc_new,
 //     .mmu = nv41_mmu_new,
 //     .therm = nv40_therm_new,
 //     .timer = nv04_timer_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv40_instmem_new,
-//     .mc = nv44_mc_new,
+       .mc = nv44_mc_new,
 //     .mmu = nv44_mmu_new,
 //     .therm = nv40_therm_new,
 //     .timer = nv04_timer_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv40_instmem_new,
-//     .mc = nv40_mc_new,
+       .mc = nv40_mc_new,
 //     .mmu = nv04_mmu_new,
 //     .therm = nv40_therm_new,
 //     .timer = nv04_timer_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv40_instmem_new,
-//     .mc = nv44_mc_new,
+       .mc = nv44_mc_new,
 //     .mmu = nv44_mmu_new,
 //     .therm = nv40_therm_new,
 //     .timer = nv04_timer_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv40_instmem_new,
-//     .mc = nv40_mc_new,
+       .mc = nv40_mc_new,
 //     .mmu = nv41_mmu_new,
 //     .therm = nv40_therm_new,
 //     .timer = nv04_timer_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv40_instmem_new,
-//     .mc = nv40_mc_new,
+       .mc = nv40_mc_new,
 //     .mmu = nv41_mmu_new,
 //     .therm = nv40_therm_new,
 //     .timer = nv04_timer_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv40_instmem_new,
-//     .mc = nv44_mc_new,
+       .mc = nv44_mc_new,
 //     .mmu = nv44_mmu_new,
 //     .therm = nv40_therm_new,
 //     .timer = nv04_timer_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv40_instmem_new,
-//     .mc = nv40_mc_new,
+       .mc = nv40_mc_new,
 //     .mmu = nv41_mmu_new,
 //     .therm = nv40_therm_new,
 //     .timer = nv04_timer_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv40_instmem_new,
-//     .mc = nv4c_mc_new,
+       .mc = nv4c_mc_new,
 //     .mmu = nv44_mmu_new,
 //     .therm = nv40_therm_new,
 //     .timer = nv04_timer_new,
        .gpio = nv10_gpio_new,
        .i2c = nv4e_i2c_new,
        .imem = nv40_instmem_new,
-//     .mc = nv4c_mc_new,
+       .mc = nv4c_mc_new,
 //     .mmu = nv44_mmu_new,
 //     .therm = nv40_therm_new,
 //     .timer = nv04_timer_new,
        .gpio = nv50_gpio_new,
        .i2c = nv50_i2c_new,
        .imem = nv50_instmem_new,
-//     .mc = nv50_mc_new,
+       .mc = nv50_mc_new,
 //     .mmu = nv50_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .therm = nv50_therm_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv40_instmem_new,
-//     .mc = nv4c_mc_new,
+       .mc = nv4c_mc_new,
 //     .mmu = nv44_mmu_new,
 //     .therm = nv40_therm_new,
 //     .timer = nv04_timer_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv40_instmem_new,
-//     .mc = nv4c_mc_new,
+       .mc = nv4c_mc_new,
 //     .mmu = nv44_mmu_new,
 //     .therm = nv40_therm_new,
 //     .timer = nv04_timer_new,
        .gpio = nv10_gpio_new,
        .i2c = nv04_i2c_new,
        .imem = nv40_instmem_new,
-//     .mc = nv4c_mc_new,
+       .mc = nv4c_mc_new,
 //     .mmu = nv44_mmu_new,
 //     .therm = nv40_therm_new,
 //     .timer = nv04_timer_new,
        .gpio = nv50_gpio_new,
        .i2c = nv50_i2c_new,
        .imem = nv50_instmem_new,
-//     .mc = nv50_mc_new,
+       .mc = nv50_mc_new,
 //     .mmu = nv50_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .therm = g84_therm_new,
        .gpio = nv50_gpio_new,
        .i2c = nv50_i2c_new,
        .imem = nv50_instmem_new,
-//     .mc = nv50_mc_new,
+       .mc = nv50_mc_new,
 //     .mmu = nv50_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .therm = g84_therm_new,
        .gpio = nv50_gpio_new,
        .i2c = nv50_i2c_new,
        .imem = nv50_instmem_new,
-//     .mc = nv50_mc_new,
+       .mc = nv50_mc_new,
 //     .mmu = nv50_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .therm = g84_therm_new,
        .gpio = g94_gpio_new,
        .i2c = g94_i2c_new,
        .imem = nv50_instmem_new,
-//     .mc = g94_mc_new,
+       .mc = g94_mc_new,
 //     .mmu = nv50_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .therm = g84_therm_new,
 //     .therm = g84_therm_new,
 //     .mxm = nv50_mxm_new,
        .devinit = g84_devinit_new,
-//     .mc = g94_mc_new,
+       .mc = g94_mc_new,
        .bus = g94_bus_new,
 //     .timer = nv04_timer_new,
        .fb = g84_fb_new,
 //     .therm = g84_therm_new,
 //     .mxm = nv50_mxm_new,
        .devinit = g98_devinit_new,
-//     .mc = g98_mc_new,
+       .mc = g98_mc_new,
        .bus = g94_bus_new,
 //     .timer = nv04_timer_new,
        .fb = g84_fb_new,
        .gpio = g94_gpio_new,
        .i2c = nv50_i2c_new,
        .imem = nv50_instmem_new,
-//     .mc = g98_mc_new,
+       .mc = g98_mc_new,
 //     .mmu = nv50_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .therm = g84_therm_new,
        .gpio = g94_gpio_new,
        .i2c = g94_i2c_new,
        .imem = nv50_instmem_new,
-//     .mc = g98_mc_new,
+       .mc = g98_mc_new,
 //     .mmu = nv50_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .pmu = gt215_pmu_new,
        .gpio = g94_gpio_new,
        .i2c = g94_i2c_new,
        .imem = nv50_instmem_new,
-//     .mc = g98_mc_new,
+       .mc = g98_mc_new,
 //     .mmu = nv50_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .pmu = gt215_pmu_new,
        .gpio = g94_gpio_new,
        .i2c = g94_i2c_new,
        .imem = nv50_instmem_new,
-//     .mc = g98_mc_new,
+       .mc = g98_mc_new,
 //     .mmu = nv50_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .pmu = gt215_pmu_new,
        .gpio = g94_gpio_new,
        .i2c = g94_i2c_new,
        .imem = nv50_instmem_new,
-//     .mc = g98_mc_new,
+       .mc = g98_mc_new,
 //     .mmu = nv50_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .therm = g84_therm_new,
        .gpio = g94_gpio_new,
        .i2c = g94_i2c_new,
        .imem = nv50_instmem_new,
-//     .mc = g98_mc_new,
+       .mc = g98_mc_new,
 //     .mmu = nv50_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .therm = g84_therm_new,
        .gpio = g94_gpio_new,
        .i2c = g94_i2c_new,
        .imem = nv50_instmem_new,
-//     .mc = g98_mc_new,
+       .mc = g98_mc_new,
 //     .mmu = nv50_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .pmu = gt215_pmu_new,
        .ibus = gf100_ibus_new,
        .imem = nv50_instmem_new,
        .ltc = gf100_ltc_new,
-//     .mc = gf100_mc_new,
+       .mc = gf100_mc_new,
 //     .mmu = gf100_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .pmu = gf100_pmu_new,
        .ibus = gf100_ibus_new,
        .imem = nv50_instmem_new,
        .ltc = gf100_ltc_new,
-//     .mc = gf106_mc_new,
+       .mc = gf106_mc_new,
 //     .mmu = gf100_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .pmu = gf100_pmu_new,
        .ibus = gf100_ibus_new,
        .imem = nv50_instmem_new,
        .ltc = gf100_ltc_new,
-//     .mc = gf106_mc_new,
+       .mc = gf106_mc_new,
 //     .mmu = gf100_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .pmu = gf100_pmu_new,
        .ibus = gf100_ibus_new,
        .imem = nv50_instmem_new,
        .ltc = gf100_ltc_new,
-//     .mc = gf100_mc_new,
+       .mc = gf100_mc_new,
 //     .mmu = gf100_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .pmu = gf100_pmu_new,
        .ibus = gf100_ibus_new,
        .imem = nv50_instmem_new,
        .ltc = gf100_ltc_new,
-//     .mc = gf100_mc_new,
+       .mc = gf100_mc_new,
 //     .mmu = gf100_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .pmu = gf100_pmu_new,
        .ibus = gf100_ibus_new,
        .imem = nv50_instmem_new,
        .ltc = gf100_ltc_new,
-//     .mc = gf100_mc_new,
+       .mc = gf100_mc_new,
 //     .mmu = gf100_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .pmu = gf100_pmu_new,
        .ibus = gf100_ibus_new,
        .imem = nv50_instmem_new,
        .ltc = gf100_ltc_new,
-//     .mc = gf106_mc_new,
+       .mc = gf106_mc_new,
 //     .mmu = gf100_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .pmu = gf100_pmu_new,
        .ibus = gf100_ibus_new,
        .imem = nv50_instmem_new,
        .ltc = gf100_ltc_new,
-//     .mc = gf106_mc_new,
+       .mc = gf106_mc_new,
 //     .mmu = gf100_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .therm = gf110_therm_new,
        .ibus = gf100_ibus_new,
        .imem = nv50_instmem_new,
        .ltc = gf100_ltc_new,
-//     .mc = gf106_mc_new,
+       .mc = gf106_mc_new,
 //     .mmu = gf100_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .pmu = gf110_pmu_new,
        .ibus = gk104_ibus_new,
        .imem = nv50_instmem_new,
        .ltc = gk104_ltc_new,
-//     .mc = gf106_mc_new,
+       .mc = gf106_mc_new,
 //     .mmu = gf100_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .pmu = gk104_pmu_new,
        .ibus = gk104_ibus_new,
        .imem = nv50_instmem_new,
        .ltc = gk104_ltc_new,
-//     .mc = gf106_mc_new,
+       .mc = gf106_mc_new,
 //     .mmu = gf100_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .pmu = gk104_pmu_new,
        .ibus = gk104_ibus_new,
        .imem = nv50_instmem_new,
        .ltc = gk104_ltc_new,
-//     .mc = gf106_mc_new,
+       .mc = gf106_mc_new,
 //     .mmu = gf100_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .pmu = gf110_pmu_new,
        .ibus = gk20a_ibus_new,
        .imem = gk20a_instmem_new,
        .ltc = gk104_ltc_new,
-//     .mc = gk20a_mc_new,
+       .mc = gk20a_mc_new,
 //     .mmu = gf100_mmu_new,
 //     .pmu = gk20a_pmu_new,
 //     .timer = gk20a_timer_new,
        .ibus = gk104_ibus_new,
        .imem = nv50_instmem_new,
        .ltc = gk104_ltc_new,
-//     .mc = gf106_mc_new,
+       .mc = gf106_mc_new,
 //     .mmu = gf100_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .pmu = gk110_pmu_new,
        .ibus = gk104_ibus_new,
        .imem = nv50_instmem_new,
        .ltc = gk104_ltc_new,
-//     .mc = gf106_mc_new,
+       .mc = gf106_mc_new,
 //     .mmu = gf100_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .pmu = gk110_pmu_new,
        .ibus = gk104_ibus_new,
        .imem = nv50_instmem_new,
        .ltc = gk104_ltc_new,
-//     .mc = gk20a_mc_new,
+       .mc = gk20a_mc_new,
 //     .mmu = gf100_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .pmu = gk208_pmu_new,
        .ibus = gk104_ibus_new,
        .imem = nv50_instmem_new,
        .ltc = gk104_ltc_new,
-//     .mc = gk20a_mc_new,
+       .mc = gk20a_mc_new,
 //     .mmu = gf100_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .pmu = gk208_pmu_new,
        .ibus = gk104_ibus_new,
        .imem = nv50_instmem_new,
        .ltc = gm107_ltc_new,
-//     .mc = gk20a_mc_new,
+       .mc = gk20a_mc_new,
 //     .mmu = gf100_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .pmu = gk208_pmu_new,
        .ibus = gk104_ibus_new,
        .imem = nv50_instmem_new,
        .ltc = gm107_ltc_new,
-//     .mc = gk20a_mc_new,
+       .mc = gk20a_mc_new,
 //     .mmu = gf100_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .pmu = gk208_pmu_new,
        .ibus = gk104_ibus_new,
        .imem = nv50_instmem_new,
        .ltc = gm107_ltc_new,
-//     .mc = gk20a_mc_new,
+       .mc = gk20a_mc_new,
 //     .mmu = gf100_mmu_new,
 //     .mxm = nv50_mxm_new,
 //     .pmu = gk208_pmu_new,
        .ibus = gk20a_ibus_new,
        .imem = gk20a_instmem_new,
        .ltc = gm107_ltc_new,
-//     .mc = gk20a_mc_new,
+       .mc = gk20a_mc_new,
 //     .mmu = gf100_mmu_new,
 //     .mmu = gf100_mmu_new,
 //     .timer = gk20a_timer_new,
 
        case 0xc0:
                device->oclass[NVDEV_SUBDEV_THERM  ] = >215_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  gf100_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_PMU    ] =  gf100_pmu_oclass;
        case 0xc4:
                device->oclass[NVDEV_SUBDEV_THERM  ] = >215_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  gf100_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_PMU    ] =  gf100_pmu_oclass;
        case 0xc3:
                device->oclass[NVDEV_SUBDEV_THERM  ] = >215_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  gf106_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_PMU    ] =  gf100_pmu_oclass;
        case 0xce:
                device->oclass[NVDEV_SUBDEV_THERM  ] = >215_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  gf100_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_PMU    ] =  gf100_pmu_oclass;
        case 0xcf:
                device->oclass[NVDEV_SUBDEV_THERM  ] = >215_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  gf106_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_PMU    ] =  gf100_pmu_oclass;
        case 0xc1:
                device->oclass[NVDEV_SUBDEV_THERM  ] = >215_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  gf106_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_PMU    ] =  gf100_pmu_oclass;
        case 0xc8:
                device->oclass[NVDEV_SUBDEV_THERM  ] = >215_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  gf100_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_PMU    ] =  gf100_pmu_oclass;
        case 0xd9:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &gf110_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  gf106_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_PMU    ] =  gf110_pmu_oclass;
        case 0xd7:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &gf110_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  gf106_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass;
                device->oclass[NVDEV_ENGINE_DMAOBJ ] =  gf110_dmaeng_oclass;
 
        case 0xe4:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &gf110_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  gf106_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_PMU    ] =  gk104_pmu_oclass;
        case 0xe7:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &gf110_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  gf106_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_PMU    ] =  gf110_pmu_oclass;
        case 0xe6:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &gf110_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  gf106_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_PMU    ] =  gk104_pmu_oclass;
                device->oclass[NVDEV_ENGINE_PM     ] = gk104_pm_oclass;
                break;
        case 0xea:
-               device->oclass[NVDEV_SUBDEV_MC     ] =  gk20a_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &gk20a_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass;
                device->oclass[NVDEV_ENGINE_DMAOBJ ] =  gf110_dmaeng_oclass;
        case 0xf0:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &gf110_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  gf106_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_PMU    ] =  gk110_pmu_oclass;
        case 0xf1:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &gf110_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  gf106_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_PMU    ] =  gk110_pmu_oclass;
        case 0x106:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &gf110_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  gk20a_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_PMU    ] =  gk208_pmu_oclass;
        case 0x108:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &gf110_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  gk20a_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_PMU    ] =  gk208_pmu_oclass;
 
        case 0x117:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &gm107_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  gk20a_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &gk20a_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_PMU    ] =  gk208_pmu_oclass;
                device->oclass[NVDEV_SUBDEV_THERM  ] = &gm107_therm_oclass;
 #endif
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  gk20a_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &gk20a_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_PMU    ] =  gk208_pmu_oclass;
                device->oclass[NVDEV_SUBDEV_THERM  ] = &gm107_therm_oclass;
 #endif
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  gk20a_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &gk20a_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_PMU    ] =  gk208_pmu_oclass;
                break;
        case 0x12b:
 
-               device->oclass[NVDEV_SUBDEV_MC     ] =  gk20a_mc_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &gk20a_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass;
 
 {
        switch (device->chipset) {
        case 0x04:
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
                device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
                device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
                break;
        case 0x05:
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
                device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
 
 {
        switch (device->chipset) {
        case 0x10:
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
                device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
                device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
                break;
        case 0x15:
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
                device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
                device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
                break;
        case 0x16:
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
                device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
                device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
                break;
        case 0x1a:
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
                device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
                device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
                break;
        case 0x11:
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
                device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
                device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
                break;
        case 0x17:
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
                device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
                device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
                break;
        case 0x1f:
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
                device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
                device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
                break;
        case 0x18:
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
                device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
 
 {
        switch (device->chipset) {
        case 0x20:
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
                device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
                device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
                break;
        case 0x25:
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
                device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
                device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
                break;
        case 0x28:
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
                device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
                device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
                break;
        case 0x2a:
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
                device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
 
 {
        switch (device->chipset) {
        case 0x30:
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
                device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
                device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
                break;
        case 0x35:
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
                device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
                device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
                break;
        case 0x31:
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
                device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
                device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
                break;
        case 0x36:
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
                device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
                device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
                break;
        case 0x34:
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
                device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
 
        switch (device->chipset) {
        case 0x40:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv40_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
                break;
        case 0x41:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv40_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv41_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
                break;
        case 0x42:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv40_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv41_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
                break;
        case 0x43:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv40_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv41_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
                break;
        case 0x45:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv40_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
                break;
        case 0x47:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv40_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv41_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
                break;
        case 0x49:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv40_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv41_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
                break;
        case 0x4b:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv40_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv41_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
                break;
        case 0x44:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv44_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv44_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
                break;
        case 0x46:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv4c_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv44_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
                break;
        case 0x4a:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv44_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv44_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
                break;
        case 0x4c:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv4c_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv44_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
                break;
        case 0x4e:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv4c_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv44_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
                break;
        case 0x63:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv4c_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv44_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
                break;
        case 0x67:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv4c_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv44_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
                break;
        case 0x68:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv4c_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv44_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
 
        case 0x50:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &nv50_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv50_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv50_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
        case 0x84:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &g84_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv50_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv50_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
        case 0x86:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &g84_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv50_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv50_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
        case 0x92:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &g84_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  nv50_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv50_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
        case 0x94:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &g84_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  g94_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv50_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
        case 0x96:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &g84_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  g94_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv50_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
        case 0x98:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &g84_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  g98_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv50_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
        case 0xa0:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &g84_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  g98_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv50_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
        case 0xaa:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &g84_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  g98_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv50_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
        case 0xac:
                device->oclass[NVDEV_SUBDEV_THERM  ] = &g84_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  g98_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv50_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
        case 0xa3:
                device->oclass[NVDEV_SUBDEV_THERM  ] = >215_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  g98_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv50_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_PMU    ] =  gt215_pmu_oclass;
        case 0xa5:
                device->oclass[NVDEV_SUBDEV_THERM  ] = >215_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  g98_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv50_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_PMU    ] =  gt215_pmu_oclass;
        case 0xa8:
                device->oclass[NVDEV_SUBDEV_THERM  ] = >215_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  g98_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv50_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_PMU    ] =  gt215_pmu_oclass;
        case 0xaf:
                device->oclass[NVDEV_SUBDEV_THERM  ] = >215_therm_oclass;
                device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass;
-               device->oclass[NVDEV_SUBDEV_MC     ] =  g98_mc_oclass;
                device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
                device->oclass[NVDEV_SUBDEV_MMU    ] = &nv50_mmu_oclass;
                device->oclass[NVDEV_SUBDEV_PMU    ] =  gt215_pmu_oclass;
 
        struct nvkm_device *device = gr->base.engine.subdev.device;
        const struct gf100_grctx_func *grctx = gr->func->grctx;
 
-       nvkm_mc(gr)->unk260(nvkm_mc(gr), 0);
+       nvkm_mc_unk260(device->mc, 0);
 
        gf100_gr_mmio(gr, grctx->hub);
        gf100_gr_mmio(gr, grctx->gpc);
        gf100_gr_icmd(gr, grctx->icmd);
        nvkm_wr32(device, 0x404154, 0x00000400);
        gf100_gr_mthd(gr, grctx->mthd);
-       nvkm_mc(gr)->unk260(nvkm_mc(gr), 1);
+       nvkm_mc_unk260(device->mc, 1);
 }
 
 int
 
        const struct gf100_grctx_func *grctx = gr->func->grctx;
        int i;
 
-       nvkm_mc(gr)->unk260(nvkm_mc(gr), 0);
+       nvkm_mc_unk260(device->mc, 0);
 
        gf100_gr_mmio(gr, grctx->hub);
        gf100_gr_mmio(gr, grctx->gpc);
        gf100_gr_icmd(gr, grctx->icmd);
        nvkm_wr32(device, 0x404154, 0x00000400);
        gf100_gr_mthd(gr, grctx->mthd);
-       nvkm_mc(gr)->unk260(nvkm_mc(gr), 1);
+       nvkm_mc_unk260(device->mc, 1);
 }
 
 const struct gf100_grctx_func
 
        const struct gf100_grctx_func *grctx = gr->func->grctx;
        int i;
 
-       nvkm_mc(gr)->unk260(nvkm_mc(gr), 0);
+       nvkm_mc_unk260(device->mc, 0);
 
        gf100_gr_mmio(gr, grctx->hub);
        gf100_gr_mmio(gr, grctx->gpc);
        gf100_gr_icmd(gr, grctx->icmd);
        nvkm_wr32(device, 0x404154, 0x00000400);
        gf100_gr_mthd(gr, grctx->mthd);
-       nvkm_mc(gr)->unk260(nvkm_mc(gr), 1);
+       nvkm_mc_unk260(device->mc, 1);
 
        nvkm_mask(device, 0x418800, 0x00200000, 0x00200000);
        nvkm_mask(device, 0x41be10, 0x00800000, 0x00800000);
 
 
        if (gr->firmware) {
                /* load fuc microcode */
-               nvkm_mc(gr)->unk260(nvkm_mc(gr), 0);
+               nvkm_mc_unk260(device->mc, 0);
                gf100_gr_init_fw(gr, 0x409000, &gr->fuc409c,
                                                 &gr->fuc409d);
                gf100_gr_init_fw(gr, 0x41a000, &gr->fuc41ac,
                                                 &gr->fuc41ad);
-               nvkm_mc(gr)->unk260(nvkm_mc(gr), 1);
+               nvkm_mc_unk260(device->mc, 1);
 
                /* start both of them running */
                nvkm_wr32(device, 0x409840, 0xffffffff);
        }
 
        /* load HUB microcode */
-       nvkm_mc(gr)->unk260(nvkm_mc(gr), 0);
+       nvkm_mc_unk260(device->mc, 0);
        nvkm_wr32(device, 0x4091c0, 0x01000000);
        for (i = 0; i < oclass->fecs.ucode->data.size / 4; i++)
                nvkm_wr32(device, 0x4091c4, oclass->fecs.ucode->data.data[i]);
                        nvkm_wr32(device, 0x41a188, i >> 6);
                nvkm_wr32(device, 0x41a184, oclass->gpccs.ucode->code.data[i]);
        }
-       nvkm_mc(gr)->unk260(nvkm_mc(gr), 1);
+       nvkm_mc_unk260(device->mc, 1);
 
        /* load register lists */
        gf100_gr_init_csdata(gr, grctx->hub, 0x409000, 0x000, 0x000000);
 
 
 #include <core/option.h>
 
-static inline void
+void
 nvkm_mc_unk260(struct nvkm_mc *mc, u32 data)
 {
-       const struct nvkm_mc_oclass *impl = (void *)nv_oclass(mc);
-       if (impl->unk260)
-               impl->unk260(mc, data);
+       if (mc->func->unk260)
+               mc->func->unk260(mc, data);
 }
 
 static inline u32
        struct nvkm_mc *mc = arg;
        struct nvkm_subdev *subdev = &mc->subdev;
        struct nvkm_device *device = subdev->device;
-       const struct nvkm_mc_oclass *oclass = (void *)nv_object(mc)->oclass;
-       const struct nvkm_mc_intr *map = oclass->intr;
+       const struct nvkm_mc_intr *map = mc->func->intr;
        struct nvkm_subdev *unit;
        u32 intr;
 
        nvkm_rd32(device, 0x000140);
        intr = nvkm_mc_intr_mask(mc);
        if (mc->use_msi)
-               oclass->msi_rearm(mc);
+               mc->func->msi_rearm(mc);
 
        if (intr) {
                u32 stat = intr = nvkm_mc_intr_mask(mc);
                while (map->stat) {
                        if (intr & map->stat) {
-                               unit = nvkm_subdev(mc, map->unit);
+                               unit = nvkm_device_subdev(device, map->unit);
                                if (unit)
                                        nvkm_subdev_intr(unit);
                                stat &= ~map->stat;
        return intr ? IRQ_HANDLED : IRQ_NONE;
 }
 
-int
-_nvkm_mc_fini(struct nvkm_object *object, bool suspend)
+static int
+nvkm_mc_fini(struct nvkm_subdev *subdev, bool suspend)
 {
-       struct nvkm_mc *mc = (void *)object;
-       struct nvkm_device *device = mc->subdev.device;
-       nvkm_wr32(device, 0x000140, 0x00000000);
-       return nvkm_subdev_fini_old(&mc->subdev, suspend);
+       nvkm_wr32(subdev->device, 0x000140, 0x00000000);
+       return 0;
 }
 
-int
-_nvkm_mc_init(struct nvkm_object *object)
+static int
+nvkm_mc_oneinit(struct nvkm_subdev *subdev)
+{
+       struct nvkm_mc *mc = nvkm_mc(subdev);
+       return request_irq(mc->irq, nvkm_mc_intr, IRQF_SHARED, "nvkm", mc);
+}
+
+static int
+nvkm_mc_init(struct nvkm_subdev *subdev)
 {
-       struct nvkm_mc *mc = (void *)object;
+       struct nvkm_mc *mc = nvkm_mc(subdev);
        struct nvkm_device *device = mc->subdev.device;
-       int ret = nvkm_subdev_init_old(&mc->subdev);
-       if (ret)
-               return ret;
+       if (mc->func->init)
+               mc->func->init(mc);
        nvkm_wr32(device, 0x000140, 0x00000001);
        return 0;
 }
 
-void
-_nvkm_mc_dtor(struct nvkm_object *object)
+static void *
+nvkm_mc_dtor(struct nvkm_subdev *subdev)
 {
-       struct nvkm_mc *mc = (void *)object;
+       struct nvkm_mc *mc = nvkm_mc(subdev);
        struct nvkm_device *device = mc->subdev.device;
        free_irq(mc->irq, mc);
        if (mc->use_msi)
                pci_disable_msi(device->pdev);
-       nvkm_subdev_destroy(&mc->subdev);
+       return mc;
 }
 
+static const struct nvkm_subdev_func
+nvkm_mc = {
+       .dtor = nvkm_mc_dtor,
+       .oneinit = nvkm_mc_oneinit,
+       .init = nvkm_mc_init,
+       .fini = nvkm_mc_fini,
+};
+
 int
-nvkm_mc_create_(struct nvkm_object *parent, struct nvkm_object *engine,
-               struct nvkm_oclass *bclass, int length, void **pobject)
+nvkm_mc_new_(const struct nvkm_mc_func *func, struct nvkm_device *device,
+            int index, struct nvkm_mc **pmc)
 {
-       const struct nvkm_mc_oclass *oclass = (void *)bclass;
-       struct nvkm_device *device = (void *)parent;
        struct nvkm_mc *mc;
        int ret;
 
-       ret = nvkm_subdev_create_(parent, engine, bclass, 0, "PMC",
-                                 "master", length, pobject);
-       mc = *pobject;
-       if (ret)
-               return ret;
+       if (!(mc = *pmc = kzalloc(sizeof(*mc), GFP_KERNEL)))
+               return -ENOMEM;
 
-       mc->unk260 = nvkm_mc_unk260;
+       nvkm_subdev_ctor(&nvkm_mc, device, index, 0, &mc->subdev);
+       mc->func = func;
 
        if (nv_device_is_pci(device)) {
                switch (device->pdev->device & 0x0ff0) {
                mc->use_msi = nvkm_boolopt(device->cfgopt, "NvMSI",
                                            mc->use_msi);
 
-               if (mc->use_msi && oclass->msi_rearm) {
+               if (mc->use_msi && mc->func->msi_rearm) {
                        mc->use_msi = pci_enable_msi(device->pdev) == 0;
                        if (mc->use_msi) {
                                nvkm_debug(&mc->subdev, "MSI enabled\n");
-                               oclass->msi_rearm(mc);
+                               mc->func->msi_rearm(mc);
                        }
                } else {
                        mc->use_msi = false;
        if (ret < 0)
                return ret;
        mc->irq = ret;
-
-       ret = request_irq(mc->irq, nvkm_mc_intr, IRQF_SHARED, "nvkm", mc);
-       if (ret < 0)
-               return ret;
-
        return 0;
 }
 
  *
  * Authors: Ben Skeggs
  */
-#include "nv04.h"
+#include "priv.h"
 
-struct nvkm_oclass *
-g94_mc_oclass = &(struct nvkm_mc_oclass) {
-       .base.handle = NV_SUBDEV(MC, 0x94),
-       .base.ofuncs = &(struct nvkm_ofuncs) {
-               .ctor = nv04_mc_ctor,
-               .dtor = _nvkm_mc_dtor,
-               .init = nv50_mc_init,
-               .fini = _nvkm_mc_fini,
-       },
+static const struct nvkm_mc_func
+g94_mc = {
+       .init = nv50_mc_init,
        .intr = nv50_mc_intr,
        .msi_rearm = nv40_mc_msi_rearm,
-}.base;
+};
+
+int
+g94_mc_new(struct nvkm_device *device, int index, struct nvkm_mc **pmc)
+{
+       return nvkm_mc_new_(&g94_mc, device, index, pmc);
+}
 
  *
  * Authors: Ben Skeggs
  */
-#include "nv04.h"
+#include "priv.h"
 
 static const struct nvkm_mc_intr
 g98_mc_intr[] = {
        {},
 };
 
-struct nvkm_oclass *
-g98_mc_oclass = &(struct nvkm_mc_oclass) {
-       .base.handle = NV_SUBDEV(MC, 0x98),
-       .base.ofuncs = &(struct nvkm_ofuncs) {
-               .ctor = nv04_mc_ctor,
-               .dtor = _nvkm_mc_dtor,
-               .init = nv50_mc_init,
-               .fini = _nvkm_mc_fini,
-       },
+static const struct nvkm_mc_func
+g98_mc = {
+       .init = nv50_mc_init,
        .intr = g98_mc_intr,
        .msi_rearm = nv40_mc_msi_rearm,
-}.base;
+};
+
+int
+g98_mc_new(struct nvkm_device *device, int index, struct nvkm_mc **pmc)
+{
+       return nvkm_mc_new_(&g98_mc, device, index, pmc);
+}
 
  *
  * Authors: Ben Skeggs
  */
-#include "nv04.h"
+#include "priv.h"
 
 const struct nvkm_mc_intr
 gf100_mc_intr[] = {
        nvkm_wr32(mc->subdev.device, 0x000260, data);
 }
 
-struct nvkm_oclass *
-gf100_mc_oclass = &(struct nvkm_mc_oclass) {
-       .base.handle = NV_SUBDEV(MC, 0xc0),
-       .base.ofuncs = &(struct nvkm_ofuncs) {
-               .ctor = nv04_mc_ctor,
-               .dtor = _nvkm_mc_dtor,
-               .init = nv50_mc_init,
-               .fini = _nvkm_mc_fini,
-       },
+static const struct nvkm_mc_func
+gf100_mc = {
+       .init = nv50_mc_init,
        .intr = gf100_mc_intr,
        .msi_rearm = gf100_mc_msi_rearm,
        .unk260 = gf100_mc_unk260,
-}.base;
+};
+
+int
+gf100_mc_new(struct nvkm_device *device, int index, struct nvkm_mc **pmc)
+{
+       return nvkm_mc_new_(&gf100_mc, device, index, pmc);
+}
 
  *
  * Authors: Ben Skeggs
  */
-#include "nv04.h"
+#include "priv.h"
 
-struct nvkm_oclass *
-gf106_mc_oclass = &(struct nvkm_mc_oclass) {
-       .base.handle = NV_SUBDEV(MC, 0xc3),
-       .base.ofuncs = &(struct nvkm_ofuncs) {
-               .ctor = nv04_mc_ctor,
-               .dtor = _nvkm_mc_dtor,
-               .init = nv50_mc_init,
-               .fini = _nvkm_mc_fini,
-       },
+static const struct nvkm_mc_func
+gf106_mc = {
+       .init = nv50_mc_init,
        .intr = gf100_mc_intr,
        .msi_rearm = nv40_mc_msi_rearm,
        .unk260 = gf100_mc_unk260,
-}.base;
+};
+
+int
+gf106_mc_new(struct nvkm_device *device, int index, struct nvkm_mc **pmc)
+{
+       return nvkm_mc_new_(&gf106_mc, device, index, pmc);
+}
 
  *
  * Authors: Ben Skeggs
  */
-#include "nv04.h"
+#include "priv.h"
 
-struct nvkm_oclass *
-gk20a_mc_oclass = &(struct nvkm_mc_oclass) {
-       .base.handle = NV_SUBDEV(MC, 0xea),
-       .base.ofuncs = &(struct nvkm_ofuncs) {
-               .ctor = nv04_mc_ctor,
-               .dtor = _nvkm_mc_dtor,
-               .init = nv50_mc_init,
-               .fini = _nvkm_mc_fini,
-       },
+static const struct nvkm_mc_func
+gk20a_mc = {
+       .init = nv50_mc_init,
        .intr = gf100_mc_intr,
        .msi_rearm = nv40_mc_msi_rearm,
-}.base;
+};
+
+int
+gk20a_mc_new(struct nvkm_device *device, int index, struct nvkm_mc **pmc)
+{
+       return nvkm_mc_new_(&gk20a_mc, device, index, pmc);
+}
 
  *
  * Authors: Ben Skeggs
  */
-#include "nv04.h"
+#include "priv.h"
 
 const struct nvkm_mc_intr
 nv04_mc_intr[] = {
        {}
 };
 
-int
-nv04_mc_init(struct nvkm_object *object)
+void
+nv04_mc_init(struct nvkm_mc *mc)
 {
-       struct nvkm_mc *mc = (void *)object;
        struct nvkm_device *device = mc->subdev.device;
-
        nvkm_wr32(device, 0x000200, 0xffffffff); /* everything enabled */
        nvkm_wr32(device, 0x001850, 0x00000001); /* disable rom access */
-
-       return nvkm_mc_init(mc);
 }
 
+static const struct nvkm_mc_func
+nv04_mc = {
+       .init = nv04_mc_init,
+       .intr = nv04_mc_intr,
+};
+
 int
-nv04_mc_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
-            struct nvkm_oclass *oclass, void *data, u32 size,
-            struct nvkm_object **pobject)
+nv04_mc_new(struct nvkm_device *device, int index, struct nvkm_mc **pmc)
 {
-       struct nvkm_mc *mc;
-       int ret;
-
-       ret = nvkm_mc_create(parent, engine, oclass, &mc);
-       *pobject = nv_object(mc);
-       if (ret)
-               return ret;
-
-       return 0;
+       return nvkm_mc_new_(&nv04_mc, device, index, pmc);
 }
-
-struct nvkm_oclass *
-nv04_mc_oclass = &(struct nvkm_mc_oclass) {
-       .base.handle = NV_SUBDEV(MC, 0x04),
-       .base.ofuncs = &(struct nvkm_ofuncs) {
-               .ctor = nv04_mc_ctor,
-               .dtor = _nvkm_mc_dtor,
-               .init = nv04_mc_init,
-               .fini = _nvkm_mc_fini,
-       },
-       .intr = nv04_mc_intr,
-}.base;
 
+++ /dev/null
-#ifndef __NVKM_MC_NV04_H__
-#define __NVKM_MC_NV04_H__
-#include "priv.h"
-
-int  nv04_mc_ctor(struct nvkm_object *, struct nvkm_object *,
-                 struct nvkm_oclass *, void *, u32,
-                 struct nvkm_object **);
-
-extern const struct nvkm_mc_intr nv04_mc_intr[];
-int  nv04_mc_init(struct nvkm_object *);
-void nv40_mc_msi_rearm(struct nvkm_mc *);
-int  nv44_mc_init(struct nvkm_object *object);
-int  nv50_mc_init(struct nvkm_object *);
-extern const struct nvkm_mc_intr nv50_mc_intr[];
-extern const struct nvkm_mc_intr gf100_mc_intr[];
-#endif
 
  *
  * Authors: Ben Skeggs
  */
-#include "nv04.h"
+#include "priv.h"
 
 void
 nv40_mc_msi_rearm(struct nvkm_mc *mc)
        nvkm_wr08(mc->subdev.device, 0x088068, 0xff);
 }
 
-struct nvkm_oclass *
-nv40_mc_oclass = &(struct nvkm_mc_oclass) {
-       .base.handle = NV_SUBDEV(MC, 0x40),
-       .base.ofuncs = &(struct nvkm_ofuncs) {
-               .ctor = nv04_mc_ctor,
-               .dtor = _nvkm_mc_dtor,
-               .init = nv04_mc_init,
-               .fini = _nvkm_mc_fini,
-       },
+static const struct nvkm_mc_func
+nv40_mc = {
+       .init = nv04_mc_init,
        .intr = nv04_mc_intr,
        .msi_rearm = nv40_mc_msi_rearm,
-}.base;
+};
+
+int
+nv40_mc_new(struct nvkm_device *device, int index, struct nvkm_mc **pmc)
+{
+       return nvkm_mc_new_(&nv40_mc, device, index, pmc);
+}
 
  *
  * Authors: Ben Skeggs
  */
-#include "nv04.h"
+#include "priv.h"
 
-int
-nv44_mc_init(struct nvkm_object *object)
+void
+nv44_mc_init(struct nvkm_mc *mc)
 {
-       struct nvkm_mc *mc = (void *)object;
        struct nvkm_device *device = mc->subdev.device;
        u32 tmp = nvkm_rd32(device, 0x10020c);
 
        nvkm_wr32(device, 0x001704, 0);
        nvkm_wr32(device, 0x001708, 0);
        nvkm_wr32(device, 0x00170c, tmp);
-
-       return nvkm_mc_init(mc);
 }
 
-struct nvkm_oclass *
-nv44_mc_oclass = &(struct nvkm_mc_oclass) {
-       .base.handle = NV_SUBDEV(MC, 0x44),
-       .base.ofuncs = &(struct nvkm_ofuncs) {
-               .ctor = nv04_mc_ctor,
-               .dtor = _nvkm_mc_dtor,
-               .init = nv44_mc_init,
-               .fini = _nvkm_mc_fini,
-       },
+static const struct nvkm_mc_func
+nv44_mc = {
+       .init = nv44_mc_init,
        .intr = nv04_mc_intr,
        .msi_rearm = nv40_mc_msi_rearm,
-}.base;
+};
+
+int
+nv44_mc_new(struct nvkm_device *device, int index, struct nvkm_mc **pmc)
+{
+       return nvkm_mc_new_(&nv44_mc, device, index, pmc);
+}
 
  *
  * Authors: Ilia Mirkin
  */
-#include "nv04.h"
+#include "priv.h"
 
-struct nvkm_oclass *
-nv4c_mc_oclass = &(struct nvkm_mc_oclass) {
-       .base.handle = NV_SUBDEV(MC, 0x4c),
-       .base.ofuncs = &(struct nvkm_ofuncs) {
-               .ctor = nv04_mc_ctor,
-               .dtor = _nvkm_mc_dtor,
-               .init = nv44_mc_init,
-               .fini = _nvkm_mc_fini,
-       },
+static const struct nvkm_mc_func
+nv4c_mc = {
+       .init = nv44_mc_init,
        .intr = nv04_mc_intr,
-}.base;
+};
+
+int
+nv4c_mc_new(struct nvkm_device *device, int index, struct nvkm_mc **pmc)
+{
+       return nvkm_mc_new_(&nv4c_mc, device, index, pmc);
+}
 
  *
  * Authors: Ben Skeggs
  */
-#include "nv04.h"
+#include "priv.h"
 
 const struct nvkm_mc_intr
 nv50_mc_intr[] = {
        pci_write_config_byte(device->pdev, 0x68, 0xff);
 }
 
-int
-nv50_mc_init(struct nvkm_object *object)
+void
+nv50_mc_init(struct nvkm_mc *mc)
 {
-       struct nvkm_mc *mc = (void *)object;
        struct nvkm_device *device = mc->subdev.device;
        nvkm_wr32(device, 0x000200, 0xffffffff); /* everything on */
-       return nvkm_mc_init(mc);
 }
 
-struct nvkm_oclass *
-nv50_mc_oclass = &(struct nvkm_mc_oclass) {
-       .base.handle = NV_SUBDEV(MC, 0x50),
-       .base.ofuncs = &(struct nvkm_ofuncs) {
-               .ctor = nv04_mc_ctor,
-               .dtor = _nvkm_mc_dtor,
-               .init = nv50_mc_init,
-               .fini = _nvkm_mc_fini,
-       },
+static const struct nvkm_mc_func
+nv50_mc = {
+       .init = nv50_mc_init,
        .intr = nv50_mc_intr,
        .msi_rearm = nv50_mc_msi_rearm,
-}.base;
+};
+
+int
+nv50_mc_new(struct nvkm_device *device, int index, struct nvkm_mc **pmc)
+{
+       return nvkm_mc_new_(&nv50_mc, device, index, pmc);
+}
 
 #ifndef __NVKM_MC_PRIV_H__
 #define __NVKM_MC_PRIV_H__
+#define nvkm_mc(p) container_of((p), struct nvkm_mc, subdev)
 #include <subdev/mc.h>
 
-#define nvkm_mc_create(p,e,o,d)                                             \
-       nvkm_mc_create_((p), (e), (o), sizeof(**d), (void **)d)
-#define nvkm_mc_destroy(p) ({                                               \
-       struct nvkm_mc *pmc = (p); _nvkm_mc_dtor(nv_object(pmc));        \
-})
-#define nvkm_mc_init(p) ({                                                  \
-       struct nvkm_mc *pmc = (p); _nvkm_mc_init(nv_object(pmc));        \
-})
-#define nvkm_mc_fini(p,s) ({                                                \
-       struct nvkm_mc *pmc = (p); _nvkm_mc_fini(nv_object(pmc), (s));   \
-})
-
-int  nvkm_mc_create_(struct nvkm_object *, struct nvkm_object *,
-                       struct nvkm_oclass *, int, void **);
-void _nvkm_mc_dtor(struct nvkm_object *);
-int  _nvkm_mc_init(struct nvkm_object *);
-int  _nvkm_mc_fini(struct nvkm_object *, bool);
+int nvkm_mc_new_(const struct nvkm_mc_func *, struct nvkm_device *,
+                int index, struct nvkm_mc **);
 
 struct nvkm_mc_intr {
        u32 stat;
        u32 unit;
 };
 
-struct nvkm_mc_oclass {
-       struct nvkm_oclass base;
+struct nvkm_mc_func {
+       void (*init)(struct nvkm_mc *);
        const struct nvkm_mc_intr *intr;
        void (*msi_rearm)(struct nvkm_mc *);
        void (*unk260)(struct nvkm_mc *, u32);
 };
 
+void nv04_mc_init(struct nvkm_mc *);
+extern const struct nvkm_mc_intr nv04_mc_intr[];
+
+void nv40_mc_msi_rearm(struct nvkm_mc *);
+
+void nv44_mc_init(struct nvkm_mc *);
+
+void nv50_mc_init(struct nvkm_mc *);
+extern const struct nvkm_mc_intr nv50_mc_intr[];
+
+extern const struct nvkm_mc_intr gf100_mc_intr[];
 void gf100_mc_unk260(struct nvkm_mc *, u32);
 #endif