return !!(host->caps & UFS_MTK_CAP_BROKEN_VCC);
 }
 
+static bool ufs_mtk_is_pmc_via_fastauto(struct ufs_hba *hba)
+{
+       struct ufs_mtk_host *host = ufshcd_get_variant(hba);
+
+       return (host->caps & UFS_MTK_CAP_PMC_VIA_FASTAUTO);
+}
+
 static void ufs_mtk_cfg_unipro_cg(struct ufs_hba *hba, bool enable)
 {
        u32 tmp;
        if (of_property_read_bool(np, "mediatek,ufs-broken-vcc"))
                host->caps |= UFS_MTK_CAP_BROKEN_VCC;
 
+       if (of_property_read_bool(np, "mediatek,ufs-pmc-via-fastauto"))
+               host->caps |= UFS_MTK_CAP_PMC_VIA_FASTAUTO;
+
        dev_info(hba->dev, "caps: 0x%x", host->caps);
 }
 
        return err;
 }
 
+static bool ufs_mtk_pmc_via_fastauto(struct ufs_hba *hba,
+                                    struct ufs_pa_layer_attr *dev_req_params)
+{
+       if (!ufs_mtk_is_pmc_via_fastauto(hba))
+               return false;
+
+       if (dev_req_params->hs_rate == hba->pwr_info.hs_rate)
+               return false;
+
+       if (dev_req_params->pwr_tx != FAST_MODE &&
+           dev_req_params->gear_tx < UFS_HS_G4)
+               return false;
+
+       if (dev_req_params->pwr_rx != FAST_MODE &&
+           dev_req_params->gear_rx < UFS_HS_G4)
+               return false;
+
+       return true;
+}
+
 static int ufs_mtk_pre_pwr_change(struct ufs_hba *hba,
                                  struct ufs_pa_layer_attr *dev_max_params,
                                  struct ufs_pa_layer_attr *dev_req_params)
        int ret;
 
        ufshcd_init_pwr_dev_param(&host_cap);
-       host_cap.hs_rx_gear = UFS_HS_G4;
-       host_cap.hs_tx_gear = UFS_HS_G4;
+       host_cap.hs_rx_gear = UFS_HS_G5;
+       host_cap.hs_tx_gear = UFS_HS_G5;
 
        ret = ufshcd_get_pwr_dev_param(&host_cap,
                                       dev_max_params,
                        __func__);
        }
 
+       if (ufs_mtk_pmc_via_fastauto(hba, dev_req_params)) {
+               ufshcd_dme_set(hba, UIC_ARG_MIB(PA_TXTERMINATION), true);
+               ufshcd_dme_set(hba, UIC_ARG_MIB(PA_TXGEAR), UFS_HS_G1);
+
+               ufshcd_dme_set(hba, UIC_ARG_MIB(PA_RXTERMINATION), true);
+               ufshcd_dme_set(hba, UIC_ARG_MIB(PA_RXGEAR), UFS_HS_G1);
+
+               ufshcd_dme_set(hba, UIC_ARG_MIB(PA_ACTIVETXDATALANES),
+                              dev_req_params->lane_tx);
+               ufshcd_dme_set(hba, UIC_ARG_MIB(PA_ACTIVERXDATALANES),
+                              dev_req_params->lane_rx);
+               ufshcd_dme_set(hba, UIC_ARG_MIB(PA_HSSERIES),
+                              dev_req_params->hs_rate);
+
+               ufshcd_dme_set(hba, UIC_ARG_MIB(PA_TXHSADAPTTYPE),
+                              PA_NO_ADAPT);
+
+               ret = ufshcd_uic_change_pwr_mode(hba,
+                                       FASTAUTO_MODE << 4 | FASTAUTO_MODE);
+
+               if (ret) {
+                       dev_err(hba->dev, "%s: HSG1B FASTAUTO failed ret=%d\n",
+                               __func__, ret);
+               }
+       }
+
        if (host->hw_ver.major >= 3) {
                ret = ufshcd_dme_configure_adapt(hba,
                                           dev_req_params->gear_tx,