packet->bitfields2.engine_sel =
                engine_sel__mes_map_queues__compute_vi;
        packet->bitfields2.gws_control_queue = q->gws ? 1 : 0;
+       packet->bitfields2.extended_engine_sel =
+               extended_engine_sel__mes_map_queues__legacy_engine_sel;
        packet->bitfields2.queue_type =
                queue_type__mes_map_queues__normal_compute_vi;
 
                break;
        case KFD_QUEUE_TYPE_SDMA:
        case KFD_QUEUE_TYPE_SDMA_XGMI:
-               packet->bitfields2.engine_sel = q->properties.sdma_engine_id +
-                               engine_sel__mes_map_queues__sdma0_vi;
                use_static = false; /* no static queues under SDMA */
+               if (q->properties.sdma_engine_id < 2)
+                       packet->bitfields2.engine_sel = q->properties.sdma_engine_id +
+                               engine_sel__mes_map_queues__sdma0_vi;
+               else {
+                       packet->bitfields2.extended_engine_sel =
+                               extended_engine_sel__mes_map_queues__sdma0_to_7_sel;
+                       packet->bitfields2.engine_sel = q->properties.sdma_engine_id;
+               }
                break;
        default:
                WARN(1, "queue type %d", q->properties.type);
        switch (type) {
        case KFD_QUEUE_TYPE_COMPUTE:
        case KFD_QUEUE_TYPE_DIQ:
+               packet->bitfields2.extended_engine_sel =
+                       extended_engine_sel__mes_unmap_queues__legacy_engine_sel;
                packet->bitfields2.engine_sel =
                        engine_sel__mes_unmap_queues__compute;
                break;
        case KFD_QUEUE_TYPE_SDMA:
        case KFD_QUEUE_TYPE_SDMA_XGMI:
-               packet->bitfields2.engine_sel =
-                       engine_sel__mes_unmap_queues__sdma0 + sdma_engine;
+               if (sdma_engine < 2) {
+                       packet->bitfields2.extended_engine_sel =
+                               extended_engine_sel__mes_unmap_queues__legacy_engine_sel;
+                       packet->bitfields2.engine_sel =
+                               engine_sel__mes_unmap_queues__sdma0 + sdma_engine;
+               } else {
+                       packet->bitfields2.extended_engine_sel =
+                               extended_engine_sel__mes_unmap_queues__sdma0_to_7_sel;
+                       packet->bitfields2.engine_sel = sdma_engine;
+               }
                break;
        default:
                WARN(1, "queue type %d", type);
 
        engine_sel__mes_map_queues__sdma1_vi = 3
 };
 
+enum mes_map_queues_extended_engine_sel_enum {
+       extended_engine_sel__mes_map_queues__legacy_engine_sel = 0,
+       extended_engine_sel__mes_map_queues__sdma0_to_7_sel = 1
+};
 
 struct pm4_mes_map_queues {
        union {
 
        union {
                struct {
-                       uint32_t reserved1:4;
+                       uint32_t reserved1:2;
+                       enum mes_map_queues_extended_engine_sel_enum extended_engine_sel:2;
                        enum mes_map_queues_queue_sel_enum queue_sel:2;
                        uint32_t reserved5:6;
                        uint32_t gws_control_queue:1;
        engine_sel__mes_unmap_queues__sdmal = 3
 };
 
+enum mes_unmap_queues_extended_engine_sel_enum {
+       extended_engine_sel__mes_unmap_queues__legacy_engine_sel = 0,
+       extended_engine_sel__mes_unmap_queues__sdma0_to_7_sel = 1
+};
+
 struct pm4_mes_unmap_queues {
        union {
                union PM4_MES_TYPE_3_HEADER   header;            /* header */
        union {
                struct {
                        enum mes_unmap_queues_action_enum action:2;
-                       uint32_t reserved1:2;
+                       enum mes_unmap_queues_extended_engine_sel_enum extended_engine_sel:2;
                        enum mes_unmap_queues_queue_sel_enum queue_sel:2;
                        uint32_t reserved2:20;
                        enum mes_unmap_queues_engine_sel_enum engine_sel:3;