]> www.infradead.org Git - users/jedix/linux-maple.git/commitdiff
drm/i915: pass dev_priv explicitly to PIPE_LINK_N2
authorJani Nikula <jani.nikula@intel.com>
Tue, 4 Jun 2024 15:26:15 +0000 (18:26 +0300)
committerJani Nikula <jani.nikula@intel.com>
Fri, 7 Jun 2024 08:29:02 +0000 (11:29 +0300)
Avoid the implicit dev_priv local variable use, and pass dev_priv
explicitly to the PIPE_LINK_N2 register macro.

Reviewed-by: Rodrigo Vivi <rodrigo.vivi@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/5267c167414fb46a25277c1c9a802f6ccf8de3c9.1717514638.git.jani.nikula@intel.com
Signed-off-by: Jani Nikula <jani.nikula@intel.com>
drivers/gpu/drm/i915/display/intel_display.c
drivers/gpu/drm/i915/i915_reg.h
drivers/gpu/drm/i915/intel_gvt_mmio_table.c

index 9df8e486a86edc392346df3179159ff28334fc45..952780028630b02da961ad7b5aad0909431e41db 100644 (file)
@@ -2664,7 +2664,7 @@ void intel_cpu_transcoder_set_m2_n2(struct intel_crtc *crtc,
                      PIPE_DATA_M2(dev_priv, transcoder),
                      PIPE_DATA_N2(dev_priv, transcoder),
                      PIPE_LINK_M2(dev_priv, transcoder),
-                     PIPE_LINK_N2(transcoder));
+                     PIPE_LINK_N2(dev_priv, transcoder));
 }
 
 static void intel_set_transcoder_timings(const struct intel_crtc_state *crtc_state)
@@ -3364,7 +3364,7 @@ void intel_cpu_transcoder_get_m2_n2(struct intel_crtc *crtc,
                      PIPE_DATA_M2(dev_priv, transcoder),
                      PIPE_DATA_N2(dev_priv, transcoder),
                      PIPE_LINK_M2(dev_priv, transcoder),
-                     PIPE_LINK_N2(transcoder));
+                     PIPE_LINK_N2(dev_priv, transcoder));
 }
 
 static void ilk_get_pfit_config(struct intel_crtc_state *crtc_state)
index f0e9cc998143812dbff47e4f9d73355eb4ccae1e..5f822b8f17755ab64ee3220fd82fb6877c403be6 100644 (file)
 #define PIPE_LINK_M1(dev_priv, tran) _MMIO_TRANS2(dev_priv, tran, _PIPEA_LINK_M1)
 #define PIPE_LINK_N1(dev_priv, tran) _MMIO_TRANS2(dev_priv, tran, _PIPEA_LINK_N1)
 #define PIPE_LINK_M2(dev_priv, tran) _MMIO_TRANS2(dev_priv, tran, _PIPEA_LINK_M2)
-#define PIPE_LINK_N2(tran) _MMIO_TRANS2(dev_priv, tran, _PIPEA_LINK_N2)
+#define PIPE_LINK_N2(dev_priv, tran) _MMIO_TRANS2(dev_priv, tran, _PIPEA_LINK_N2)
 
 /* CPU panel fitter */
 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
index d1a51ae042f112e3474b0fd250ed514521edabc3..955c9a33212acfe697db6c419b2fa88b38e6f2f1 100644 (file)
@@ -273,7 +273,7 @@ static int iterate_generic_mmio(struct intel_gvt_mmio_table_iter *iter)
        MMIO_D(PIPE_LINK_M1(dev_priv, TRANSCODER_A));
        MMIO_D(PIPE_LINK_N1(dev_priv, TRANSCODER_A));
        MMIO_D(PIPE_LINK_M2(dev_priv, TRANSCODER_A));
-       MMIO_D(PIPE_LINK_N2(TRANSCODER_A));
+       MMIO_D(PIPE_LINK_N2(dev_priv, TRANSCODER_A));
        MMIO_D(PIPE_DATA_M1(dev_priv, TRANSCODER_B));
        MMIO_D(PIPE_DATA_N1(dev_priv, TRANSCODER_B));
        MMIO_D(PIPE_DATA_M2(dev_priv, TRANSCODER_B));
@@ -281,7 +281,7 @@ static int iterate_generic_mmio(struct intel_gvt_mmio_table_iter *iter)
        MMIO_D(PIPE_LINK_M1(dev_priv, TRANSCODER_B));
        MMIO_D(PIPE_LINK_N1(dev_priv, TRANSCODER_B));
        MMIO_D(PIPE_LINK_M2(dev_priv, TRANSCODER_B));
-       MMIO_D(PIPE_LINK_N2(TRANSCODER_B));
+       MMIO_D(PIPE_LINK_N2(dev_priv, TRANSCODER_B));
        MMIO_D(PIPE_DATA_M1(dev_priv, TRANSCODER_C));
        MMIO_D(PIPE_DATA_N1(dev_priv, TRANSCODER_C));
        MMIO_D(PIPE_DATA_M2(dev_priv, TRANSCODER_C));
@@ -289,7 +289,7 @@ static int iterate_generic_mmio(struct intel_gvt_mmio_table_iter *iter)
        MMIO_D(PIPE_LINK_M1(dev_priv, TRANSCODER_C));
        MMIO_D(PIPE_LINK_N1(dev_priv, TRANSCODER_C));
        MMIO_D(PIPE_LINK_M2(dev_priv, TRANSCODER_C));
-       MMIO_D(PIPE_LINK_N2(TRANSCODER_C));
+       MMIO_D(PIPE_LINK_N2(dev_priv, TRANSCODER_C));
        MMIO_D(PIPE_DATA_M1(dev_priv, TRANSCODER_EDP));
        MMIO_D(PIPE_DATA_N1(dev_priv, TRANSCODER_EDP));
        MMIO_D(PIPE_DATA_M2(dev_priv, TRANSCODER_EDP));
@@ -297,7 +297,7 @@ static int iterate_generic_mmio(struct intel_gvt_mmio_table_iter *iter)
        MMIO_D(PIPE_LINK_M1(dev_priv, TRANSCODER_EDP));
        MMIO_D(PIPE_LINK_N1(dev_priv, TRANSCODER_EDP));
        MMIO_D(PIPE_LINK_M2(dev_priv, TRANSCODER_EDP));
-       MMIO_D(PIPE_LINK_N2(TRANSCODER_EDP));
+       MMIO_D(PIPE_LINK_N2(dev_priv, TRANSCODER_EDP));
        MMIO_D(PF_CTL(PIPE_A));
        MMIO_D(PF_WIN_SZ(PIPE_A));
        MMIO_D(PF_WIN_POS(PIPE_A));