uart0_lpcg: clock-controller@5a460000 {
                reg = <0x5a460000 0x10000>;
                #clock-cells = <1>;
-               clocks = <&clk IMX_ADMA_UART0_CLK>,
+               clocks = <&clk IMX_SC_R_UART_0 IMX_SC_PM_CLK_PER>,
                         <&dma_ipg_clk>;
                clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>;
                clock-output-names = "uart0_lpcg_baud_clk",
        uart1_lpcg: clock-controller@5a470000 {
                reg = <0x5a470000 0x10000>;
                #clock-cells = <1>;
-               clocks = <&clk IMX_ADMA_UART1_CLK>,
+               clocks = <&clk IMX_SC_R_UART_1 IMX_SC_PM_CLK_PER>,
                         <&dma_ipg_clk>;
                clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>;
                clock-output-names = "uart1_lpcg_baud_clk",
        uart2_lpcg: clock-controller@5a480000 {
                reg = <0x5a480000 0x10000>;
                #clock-cells = <1>;
-               clocks = <&clk IMX_ADMA_UART2_CLK>,
+               clocks = <&clk IMX_SC_R_UART_2 IMX_SC_PM_CLK_PER>,
                         <&dma_ipg_clk>;
                clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>;
                clock-output-names = "uart2_lpcg_baud_clk",
        uart3_lpcg: clock-controller@5a490000 {
                reg = <0x5a490000 0x10000>;
                #clock-cells = <1>;
-               clocks = <&clk IMX_ADMA_UART3_CLK>,
+               clocks = <&clk IMX_SC_R_UART_3 IMX_SC_PM_CLK_PER>,
                         <&dma_ipg_clk>;
                clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>;
                clock-output-names = "uart3_lpcg_baud_clk",
                interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>;
                clocks = <&adma_lpcg IMX_ADMA_LPCG_I2C0_CLK>;
                clock-names = "per";
-               assigned-clocks = <&clk IMX_ADMA_I2C0_CLK>;
+               assigned-clocks = <&clk IMX_SC_R_I2C_0 IMX_SC_PM_CLK_PER>;
                assigned-clock-rates = <24000000>;
                power-domains = <&pd IMX_SC_R_I2C_0>;
                status = "disabled";
                interrupts = <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
                clocks = <&adma_lpcg IMX_ADMA_LPCG_I2C1_CLK>;
                clock-names = "per";
-               assigned-clocks = <&clk IMX_ADMA_I2C1_CLK>;
+               assigned-clocks = <&clk IMX_SC_R_I2C_1 IMX_SC_PM_CLK_PER>;
                assigned-clock-rates = <24000000>;
                power-domains = <&pd IMX_SC_R_I2C_1>;
                status = "disabled";
                interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>;
                clocks = <&adma_lpcg IMX_ADMA_LPCG_I2C2_CLK>;
                clock-names = "per";
-               assigned-clocks = <&clk IMX_ADMA_I2C2_CLK>;
+               assigned-clocks = <&clk IMX_SC_R_I2C_2 IMX_SC_PM_CLK_PER>;
                assigned-clock-rates = <24000000>;
                power-domains = <&pd IMX_SC_R_I2C_2>;
                status = "disabled";
                interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>;
                clocks = <&adma_lpcg IMX_ADMA_LPCG_I2C3_CLK>;
                clock-names = "per";
-               assigned-clocks = <&clk IMX_ADMA_I2C3_CLK>;
+               assigned-clocks = <&clk IMX_SC_R_I2C_3 IMX_SC_PM_CLK_PER>;
                assigned-clock-rates = <24000000>;
                power-domains = <&pd IMX_SC_R_I2C_3>;
                status = "disabled";
        i2c0_lpcg: clock-controller@5ac00000 {
                reg = <0x5ac00000 0x10000>;
                #clock-cells = <1>;
-               clocks = <&clk IMX_ADMA_I2C0_CLK>,
+               clocks = <&clk IMX_SC_R_I2C_0 IMX_SC_PM_CLK_PER>,
                         <&dma_ipg_clk>;
                clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>;
                clock-output-names = "i2c0_lpcg_clk",
        i2c1_lpcg: clock-controller@5ac10000 {
                reg = <0x5ac10000 0x10000>;
                #clock-cells = <1>;
-               clocks = <&clk IMX_ADMA_I2C1_CLK>,
+               clocks = <&clk IMX_SC_R_I2C_1 IMX_SC_PM_CLK_PER>,
                         <&dma_ipg_clk>;
                clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>;
                clock-output-names = "i2c1_lpcg_clk",
        i2c2_lpcg: clock-controller@5ac20000 {
                reg = <0x5ac20000 0x10000>;
                #clock-cells = <1>;
-               clocks = <&clk IMX_ADMA_I2C2_CLK>,
+               clocks = <&clk IMX_SC_R_I2C_2 IMX_SC_PM_CLK_PER>,
                         <&dma_ipg_clk>;
                clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>;
                clock-output-names = "i2c2_lpcg_clk",
        i2c3_lpcg: clock-controller@5ac30000 {
                reg = <0x5ac30000 0x10000>;
                #clock-cells = <1>;
-               clocks = <&clk IMX_ADMA_I2C3_CLK>,
+               clocks = <&clk IMX_SC_R_I2C_3 IMX_SC_PM_CLK_PER>,
                         <&dma_ipg_clk>;
                clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>;
                clock-output-names = "i2c3_lpcg_clk",
 
        sdhc0_lpcg: clock-controller@5b200000 {
                reg = <0x5b200000 0x10000>;
                #clock-cells = <1>;
-               clocks = <&clk IMX_CONN_SDHC0_CLK>,
+               clocks = <&clk IMX_SC_R_SDHC_0 IMX_SC_PM_CLK_PER>,
                         <&conn_ipg_clk>, <&conn_axi_clk>;
                clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>,
                                <IMX_LPCG_CLK_5>;
        sdhc1_lpcg: clock-controller@5b210000 {
                reg = <0x5b210000 0x10000>;
                #clock-cells = <1>;
-               clocks = <&clk IMX_CONN_SDHC1_CLK>,
+               clocks = <&clk IMX_SC_R_SDHC_1 IMX_SC_PM_CLK_PER>,
                         <&conn_ipg_clk>, <&conn_axi_clk>;
                clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>,
                                <IMX_LPCG_CLK_5>;
        sdhc2_lpcg: clock-controller@5b220000 {
                reg = <0x5b220000 0x10000>;
                #clock-cells = <1>;
-               clocks = <&clk IMX_CONN_SDHC2_CLK>,
+               clocks = <&clk IMX_SC_R_SDHC_2 IMX_SC_PM_CLK_PER>,
                         <&conn_ipg_clk>, <&conn_axi_clk>;
                clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>,
                                <IMX_LPCG_CLK_5>;
        enet0_lpcg: clock-controller@5b230000 {
                reg = <0x5b230000 0x10000>;
                #clock-cells = <1>;
-               clocks = <&clk IMX_CONN_ENET0_ROOT_CLK>,
-                        <&clk IMX_CONN_ENET0_ROOT_CLK>,
+               clocks = <&clk IMX_SC_R_ENET_0 IMX_SC_PM_CLK_PER>,
+                        <&clk IMX_SC_R_ENET_0 IMX_SC_PM_CLK_PER>,
                         <&conn_axi_clk>, <&conn_ipg_clk>, <&conn_ipg_clk>;
                clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_1>,
                                <IMX_LPCG_CLK_2>, <IMX_LPCG_CLK_4>,
        enet1_lpcg: clock-controller@5b240000 {
                reg = <0x5b240000 0x10000>;
                #clock-cells = <1>;
-               clocks = <&clk IMX_CONN_ENET1_ROOT_CLK>,
-                        <&clk IMX_CONN_ENET1_ROOT_CLK>,
+               clocks = <&clk IMX_SC_R_ENET_1 IMX_SC_PM_CLK_PER>,
+                        <&clk IMX_SC_R_ENET_1 IMX_SC_PM_CLK_PER>,
                         <&conn_axi_clk>, <&conn_ipg_clk>, <&conn_ipg_clk>;
                clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_1>,
                                <IMX_LPCG_CLK_2>, <IMX_LPCG_CLK_4>,
 
        pwm0_lpcg: clock-controller@5d400000 {
                reg = <0x5d400000 0x10000>;
                #clock-cells = <1>;
-               clocks = <&clk IMX_LSIO_PWM0_CLK>, <&clk IMX_LSIO_PWM0_CLK>,
-                        <&clk IMX_LSIO_PWM0_CLK>, <&lsio_bus_clk>,
-                        <&clk IMX_LSIO_PWM0_CLK>;
+               clocks = <&clk IMX_SC_R_PWM_0 IMX_SC_PM_CLK_PER>,
+                        <&clk IMX_SC_R_PWM_0 IMX_SC_PM_CLK_PER>,
+                        <&clk IMX_SC_R_PWM_0 IMX_SC_PM_CLK_PER>,
+                        <&lsio_bus_clk>,
+                        <&clk IMX_SC_R_PWM_0 IMX_SC_PM_CLK_PER>;
                clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_1>,
                                <IMX_LPCG_CLK_4>, <IMX_LPCG_CLK_5>,
                                <IMX_LPCG_CLK_6>;
        pwm1_lpcg: clock-controller@5d410000 {
                reg = <0x5d410000 0x10000>;
                #clock-cells = <1>;
-               clocks = <&clk IMX_LSIO_PWM1_CLK>, <&clk IMX_LSIO_PWM1_CLK>,
-                        <&clk IMX_LSIO_PWM1_CLK>, <&lsio_bus_clk>,
-                        <&clk IMX_LSIO_PWM1_CLK>;
+               clocks = <&clk IMX_SC_R_PWM_1 IMX_SC_PM_CLK_PER>,
+                        <&clk IMX_SC_R_PWM_1 IMX_SC_PM_CLK_PER>,
+                        <&clk IMX_SC_R_PWM_1 IMX_SC_PM_CLK_PER>,
+                        <&lsio_bus_clk>,
+                        <&clk IMX_SC_R_PWM_1 IMX_SC_PM_CLK_PER>;
                clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_1>,
                                <IMX_LPCG_CLK_4>, <IMX_LPCG_CLK_5>,
                                <IMX_LPCG_CLK_6>;
        pwm2_lpcg: clock-controller@5d420000 {
                reg = <0x5d420000 0x10000>;
                #clock-cells = <1>;
-               clocks = <&clk IMX_LSIO_PWM2_CLK>, <&clk IMX_LSIO_PWM2_CLK>,
-                        <&clk IMX_LSIO_PWM2_CLK>, <&lsio_bus_clk>,
-                        <&clk IMX_LSIO_PWM2_CLK>;
+               clocks = <&clk IMX_SC_R_PWM_2 IMX_SC_PM_CLK_PER>,
+                        <&clk IMX_SC_R_PWM_2 IMX_SC_PM_CLK_PER>,
+                        <&clk IMX_SC_R_PWM_2 IMX_SC_PM_CLK_PER>,
+                        <&lsio_bus_clk>,
+                        <&clk IMX_SC_R_PWM_2 IMX_SC_PM_CLK_PER>;
                clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_1>,
                                <IMX_LPCG_CLK_4>, <IMX_LPCG_CLK_5>,
                                <IMX_LPCG_CLK_6>;
        pwm3_lpcg: clock-controller@5d430000 {
                reg = <0x5d430000 0x10000>;
                #clock-cells = <1>;
-               clocks = <&clk IMX_LSIO_PWM3_CLK>, <&clk IMX_LSIO_PWM3_CLK>,
-                        <&clk IMX_LSIO_PWM3_CLK>, <&lsio_bus_clk>,
-                        <&clk IMX_LSIO_PWM3_CLK>;
+               clocks = <&clk IMX_SC_R_PWM_3 IMX_SC_PM_CLK_PER>,
+                        <&clk IMX_SC_R_PWM_3 IMX_SC_PM_CLK_PER>,
+                        <&clk IMX_SC_R_PWM_3 IMX_SC_PM_CLK_PER>,
+                        <&lsio_bus_clk>,
+                        <&clk IMX_SC_R_PWM_3 IMX_SC_PM_CLK_PER>;
                clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_1>,
                                <IMX_LPCG_CLK_4>, <IMX_LPCG_CLK_5>,
                                <IMX_LPCG_CLK_6>;
        pwm4_lpcg: clock-controller@5d440000 {
                reg = <0x5d440000 0x10000>;
                #clock-cells = <1>;
-               clocks = <&clk IMX_LSIO_PWM4_CLK>, <&clk IMX_LSIO_PWM4_CLK>,
-                        <&clk IMX_LSIO_PWM4_CLK>, <&lsio_bus_clk>,
-                        <&clk IMX_LSIO_PWM4_CLK>;
+               clocks = <&clk IMX_SC_R_PWM_4 IMX_SC_PM_CLK_PER>,
+                        <&clk IMX_SC_R_PWM_4 IMX_SC_PM_CLK_PER>,
+                        <&clk IMX_SC_R_PWM_4 IMX_SC_PM_CLK_PER>,
+                        <&lsio_bus_clk>,
+                        <&clk IMX_SC_R_PWM_4 IMX_SC_PM_CLK_PER>;
                clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_1>,
                                <IMX_LPCG_CLK_4>, <IMX_LPCG_CLK_5>,
                                <IMX_LPCG_CLK_6>;
        pwm5_lpcg: clock-controller@5d450000 {
                reg = <0x5d450000 0x10000>;
                #clock-cells = <1>;
-               clocks = <&clk IMX_LSIO_PWM5_CLK>, <&clk IMX_LSIO_PWM5_CLK>,
-                        <&clk IMX_LSIO_PWM5_CLK>, <&lsio_bus_clk>,
-                        <&clk IMX_LSIO_PWM5_CLK>;
+               clocks = <&clk IMX_SC_R_PWM_5 IMX_SC_PM_CLK_PER>,
+                        <&clk IMX_SC_R_PWM_5 IMX_SC_PM_CLK_PER>,
+                        <&clk IMX_SC_R_PWM_5 IMX_SC_PM_CLK_PER>,
+                        <&lsio_bus_clk>,
+                        <&clk IMX_SC_R_PWM_5 IMX_SC_PM_CLK_PER>;
                clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_1>,
                                <IMX_LPCG_CLK_4>, <IMX_LPCG_CLK_5>,
                                <IMX_LPCG_CLK_6>;
        pwm6_lpcg: clock-controller@5d460000 {
                reg = <0x5d460000 0x10000>;
                #clock-cells = <1>;
-               clocks = <&clk IMX_LSIO_PWM6_CLK>, <&clk IMX_LSIO_PWM6_CLK>,
-                        <&clk IMX_LSIO_PWM6_CLK>, <&lsio_bus_clk>,
-                        <&clk IMX_LSIO_PWM6_CLK>;
+               clocks = <&clk IMX_SC_R_PWM_6 IMX_SC_PM_CLK_PER>,
+                        <&clk IMX_SC_R_PWM_6 IMX_SC_PM_CLK_PER>,
+                        <&clk IMX_SC_R_PWM_6 IMX_SC_PM_CLK_PER>,
+                        <&lsio_bus_clk>,
+                        <&clk IMX_SC_R_PWM_6 IMX_SC_PM_CLK_PER>;
                clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_1>,
                                <IMX_LPCG_CLK_4>, <IMX_LPCG_CLK_5>,
                                <IMX_LPCG_CLK_6>;
        pwm7_lpcg: clock-controller@5d470000 {
                reg = <0x5d470000 0x10000>;
                #clock-cells = <1>;
-               clocks = <&clk IMX_LSIO_PWM7_CLK>, <&clk IMX_LSIO_PWM7_CLK>,
-                        <&clk IMX_LSIO_PWM7_CLK>, <&lsio_bus_clk>,
-                        <&clk IMX_LSIO_PWM7_CLK>;
+               clocks = <&clk IMX_SC_R_PWM_7 IMX_SC_PM_CLK_PER>,
+                        <&clk IMX_SC_R_PWM_7 IMX_SC_PM_CLK_PER>,
+                        <&clk IMX_SC_R_PWM_7 IMX_SC_PM_CLK_PER>,
+                        <&lsio_bus_clk>,
+                        <&clk IMX_SC_R_PWM_7 IMX_SC_PM_CLK_PER>;
                clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_1>,
                                <IMX_LPCG_CLK_4>, <IMX_LPCG_CLK_5>,
                                <IMX_LPCG_CLK_6>;
 
 &usdhc1 {
        #address-cells = <1>;
        #size-cells = <0>;
-       assigned-clocks = <&clk IMX_CONN_SDHC0_CLK>;
+       assigned-clocks = <&clk IMX_SC_R_SDHC_0 IMX_SC_PM_CLK_PER>;
        assigned-clock-rates = <200000000>;
        pinctrl-names = "default";
        pinctrl-0 = <&pinctrl_usdhc1>;
 
 /* SD */
 &usdhc2 {
-       assigned-clocks = <&clk IMX_CONN_SDHC1_CLK>;
+       assigned-clocks = <&clk IMX_SC_R_SDHC_1 IMX_SC_PM_CLK_PER>;
        assigned-clock-rates = <200000000>;
        pinctrl-names = "default";
        pinctrl-0 = <&pinctrl_usdhc2>;
 
 };
 
 &usdhc1 {
-       assigned-clocks = <&clk IMX_CONN_SDHC0_CLK>;
+       assigned-clocks = <&clk IMX_SC_R_SDHC_0 IMX_SC_PM_CLK_PER>;
        assigned-clock-rates = <200000000>;
        pinctrl-names = "default";
        pinctrl-0 = <&pinctrl_usdhc1>;
 };
 
 &usdhc2 {
-       assigned-clocks = <&clk IMX_CONN_SDHC1_CLK>;
+       assigned-clocks = <&clk IMX_SC_R_SDHC_1 IMX_SC_PM_CLK_PER>;
        assigned-clock-rates = <200000000>;
        pinctrl-names = "default";
        pinctrl-0 = <&pinctrl_usdhc2>;
 
                        reg = <0x0 0x0>;
                        enable-method = "psci";
                        next-level-cache = <&A35_L2>;
-                       clocks = <&clk IMX_A35_CLK>;
+                       clocks = <&clk IMX_SC_R_A35 IMX_SC_PM_CLK_CPU>;
                        operating-points-v2 = <&a35_opp_table>;
                        #cooling-cells = <2>;
                };
                        reg = <0x0 0x1>;
                        enable-method = "psci";
                        next-level-cache = <&A35_L2>;
-                       clocks = <&clk IMX_A35_CLK>;
+                       clocks = <&clk IMX_SC_R_A35 IMX_SC_PM_CLK_CPU>;
                        operating-points-v2 = <&a35_opp_table>;
                        #cooling-cells = <2>;
                };
                        reg = <0x0 0x2>;
                        enable-method = "psci";
                        next-level-cache = <&A35_L2>;
-                       clocks = <&clk IMX_A35_CLK>;
+                       clocks = <&clk IMX_SC_R_A35 IMX_SC_PM_CLK_CPU>;
                        operating-points-v2 = <&a35_opp_table>;
                        #cooling-cells = <2>;
                };
                        reg = <0x0 0x3>;
                        enable-method = "psci";
                        next-level-cache = <&A35_L2>;
-                       clocks = <&clk IMX_A35_CLK>;
+                       clocks = <&clk IMX_SC_R_A35 IMX_SC_PM_CLK_CPU>;
                        operating-points-v2 = <&a35_opp_table>;
                        #cooling-cells = <2>;
                };
 
                clk: clock-controller {
                        compatible = "fsl,imx8qxp-clk";
-                       #clock-cells = <1>;
+                       #clock-cells = <2>;
                        clocks = <&xtal32k &xtal24m>;
                        clock-names = "xtal_32KHz", "xtal_24Mhz";
                };