static void imx6q_enable_rbc(bool enable)
 {
        u32 val;
-       static bool last_rbc_mode;
 
-       if (last_rbc_mode == enable)
-               return;
        /*
         * need to mask all interrupts in GPC before
         * operating RBC configurations
 
        /* restore GPC interrupt mask settings */
        imx_gpc_restore_all();
-
-       last_rbc_mode = enable;
 }
 
 static void imx6q_enable_wb(bool enable)
 {
        u32 val;
-       static bool last_wb_mode;
-
-       if (last_wb_mode == enable)
-               return;
 
        /* configure well bias enable bit */
        val = readl_relaxed(ccm_base + CLPCR);
        val &= ~BM_CCR_WB_COUNT;
        val |= enable ? BM_CCR_WB_COUNT : 0;
        writel_relaxed(val, ccm_base + CCR);
-
-       last_wb_mode = enable;
 }
 
 int imx6q_set_lpm(enum mxc_cpu_pwr_mode mode)
        val &= ~BM_CLPCR_LPM;
        switch (mode) {
        case WAIT_CLOCKED:
-               imx6q_enable_wb(false);
-               imx6q_enable_rbc(false);
                break;
        case WAIT_UNCLOCKED:
                val |= 0x1 << BP_CLPCR_LPM;
                val |= 0x3 << BP_CLPCR_STBY_COUNT;
                val |= BM_CLPCR_VSTBY;
                val |= BM_CLPCR_SBYOS;
-               imx6q_enable_wb(true);
-               imx6q_enable_rbc(true);
                break;
        default:
                return -EINVAL;
        switch (state) {
        case PM_SUSPEND_MEM:
                imx6q_set_lpm(STOP_POWER_OFF);
+               imx6q_enable_wb(true);
+               imx6q_enable_rbc(true);
                imx_gpc_pre_suspend();
                imx_anatop_pre_suspend();
                imx_set_cpu_jump(0, v7_cpu_resume);
                imx_smp_prepare();
                imx_anatop_post_resume();
                imx_gpc_post_resume();
+               imx6q_enable_rbc(false);
+               imx6q_enable_wb(false);
                imx6q_set_lpm(WAIT_CLOCKED);
                break;
        default: