struct dal_logger *logger =  core_dc->ctx->logger;
 
        CLOCK_TRACE("Current: dispclk_khz:%d  max_dppclk_khz:%d  dcfclk_khz:%d\n"
-                       "dcfclk_deep_sleep_khz:%d  fclk_khz:%d  socclk_khz:%d\n"
-                       "dram_ccm_us:%d  min_active_dram_ccm_us:%d\n",
+                       "dcfclk_deep_sleep_khz:%d  fclk_khz:%d  socclk_khz:%d\n",
                        context->bw.dcn.calc_clk.dispclk_khz,
-                       context->bw.dcn.calc_clk.max_dppclk_khz,
+                       context->bw.dcn.calc_clk.dppclk_khz,
                        context->bw.dcn.calc_clk.dcfclk_khz,
                        context->bw.dcn.calc_clk.dcfclk_deep_sleep_khz,
                        context->bw.dcn.calc_clk.fclk_khz,
-                       context->bw.dcn.calc_clk.socclk_khz,
-                       context->bw.dcn.calc_clk.dram_ccm_us,
-                       context->bw.dcn.calc_clk.min_active_dram_ccm_us);
+                       context->bw.dcn.calc_clk.socclk_khz);
        CLOCK_TRACE("Calculated: dispclk_khz:%d  max_dppclk_khz:%d  dcfclk_khz:%d\n"
-                       "dcfclk_deep_sleep_khz:%d  fclk_khz:%d  socclk_khz:%d\n"
-                       "dram_ccm_us:%d  min_active_dram_ccm_us:%d\n",
+                       "dcfclk_deep_sleep_khz:%d  fclk_khz:%d  socclk_khz:%d\n",
                        context->bw.dcn.calc_clk.dispclk_khz,
-                       context->bw.dcn.calc_clk.max_dppclk_khz,
+                       context->bw.dcn.calc_clk.dppclk_khz,
                        context->bw.dcn.calc_clk.dcfclk_khz,
                        context->bw.dcn.calc_clk.dcfclk_deep_sleep_khz,
-                       context->bw.dcn.calc_clk.fclk_khz,
-                       context->bw.dcn.calc_clk.dram_ccm_us,
-                       context->bw.dcn.calc_clk.min_active_dram_ccm_us);
+                       context->bw.dcn.calc_clk.fclk_khz);
 #endif
 }
 
         * divided by 2
         */
        if (plane_state->update_flags.bits.full_update) {
-               bool should_divided_by_2 = context->bw.dcn.calc_clk.max_dppclk_khz <=
+               bool should_divided_by_2 = context->bw.dcn.calc_clk.dppclk_khz <=
                                context->bw.dcn.cur_clk.dispclk_khz / 2;
 
                dpp->funcs->dpp_dppclk_control(
                                should_divided_by_2,
                                true);
 
-               dc->current_state->bw.dcn.cur_clk.max_dppclk_khz =
+               dc->current_state->bw.dcn.cur_clk.dppclk_khz =
                                should_divided_by_2 ?
                                context->bw.dcn.cur_clk.dispclk_khz / 2 :
                                context->bw.dcn.cur_clk.dispclk_khz;
 {
        struct dm_pp_display_configuration *pp_display_cfg = &context->pp_display_cfg;
 
-       pp_display_cfg->all_displays_in_sync = false;/*todo*/
-       pp_display_cfg->nb_pstate_switch_disable = false;
        pp_display_cfg->min_engine_clock_khz = context->bw.dcn.cur_clk.dcfclk_khz;
        pp_display_cfg->min_memory_clock_khz = context->bw.dcn.cur_clk.fclk_khz;
        pp_display_cfg->min_engine_clock_deep_sleep_khz = context->bw.dcn.cur_clk.dcfclk_deep_sleep_khz;
        pp_display_cfg->min_dcfc_deep_sleep_clock_khz = context->bw.dcn.cur_clk.dcfclk_deep_sleep_khz;
-       pp_display_cfg->avail_mclk_switch_time_us =
-                       context->bw.dcn.cur_clk.dram_ccm_us > 0 ? context->bw.dcn.cur_clk.dram_ccm_us : 0;
-       pp_display_cfg->avail_mclk_switch_time_in_disp_active_us =
-                       context->bw.dcn.cur_clk.min_active_dram_ccm_us > 0 ? context->bw.dcn.cur_clk.min_active_dram_ccm_us : 0;
        pp_display_cfg->min_dcfclock_khz = context->bw.dcn.cur_clk.dcfclk_khz;
        pp_display_cfg->disp_clk_khz = context->bw.dcn.cur_clk.dispclk_khz;
        dce110_fill_display_configs(context, pp_display_cfg);
 static int determine_dppclk_threshold(struct dc *dc, struct dc_state *context)
 {
        bool request_dpp_div = context->bw.dcn.calc_clk.dispclk_khz >
-                       context->bw.dcn.calc_clk.max_dppclk_khz;
+                       context->bw.dcn.calc_clk.dppclk_khz;
        bool dispclk_increase = context->bw.dcn.calc_clk.dispclk_khz >
                        context->bw.dcn.cur_clk.dispclk_khz;
        int disp_clk_threshold = context->bw.dcn.calc_clk.max_supported_dppclk_khz;
        bool cur_dpp_div = context->bw.dcn.cur_clk.dispclk_khz >
-                       context->bw.dcn.cur_clk.max_dppclk_khz;
+                       context->bw.dcn.cur_clk.dppclk_khz;
 
        /* increase clock, looking for div is 0 for current, request div is 1*/
        if (dispclk_increase) {
 {
        int i;
        bool request_dpp_div = context->bw.dcn.calc_clk.dispclk_khz >
-                               context->bw.dcn.calc_clk.max_dppclk_khz;
+                               context->bw.dcn.calc_clk.dppclk_khz;
 
        int dispclk_to_dpp_threshold = determine_dppclk_threshold(dc, context);
 
 
        context->bw.dcn.cur_clk.dispclk_khz =
                        context->bw.dcn.calc_clk.dispclk_khz;
-       context->bw.dcn.cur_clk.max_dppclk_khz =
-                       context->bw.dcn.calc_clk.max_dppclk_khz;
+       context->bw.dcn.cur_clk.dppclk_khz =
+                       context->bw.dcn.calc_clk.dppclk_khz;
        context->bw.dcn.cur_clk.max_supported_dppclk_khz =
                        context->bw.dcn.calc_clk.max_supported_dppclk_khz;
 }
                ramp_up_dispclk_with_dpp(dc, context);
        }
 
-       /* Decrease in freq is increase in period so opposite comparison for dram_ccm */
-       if ((decrease_allowed && context->bw.dcn.calc_clk.dram_ccm_us
-                       > dc->current_state->bw.dcn.cur_clk.dram_ccm_us) ||
-               context->bw.dcn.calc_clk.dram_ccm_us
-                       < dc->current_state->bw.dcn.cur_clk.dram_ccm_us) {
-               context->bw.dcn.cur_clk.dram_ccm_us =
-                               context->bw.dcn.calc_clk.dram_ccm_us;
-       }
-       if ((decrease_allowed && context->bw.dcn.calc_clk.min_active_dram_ccm_us
-                       > dc->current_state->bw.dcn.cur_clk.min_active_dram_ccm_us) ||
-               context->bw.dcn.calc_clk.min_active_dram_ccm_us
-                       < dc->current_state->bw.dcn.cur_clk.min_active_dram_ccm_us) {
-               context->bw.dcn.cur_clk.min_active_dram_ccm_us =
-                               context->bw.dcn.calc_clk.min_active_dram_ccm_us;
-       }
        dcn10_pplib_apply_display_requirements(dc, context);
 
        if (dc->debug.sanity_checks) {