for (bank = 0; bank < gpio->p_data->max_bank; bank++) {
                if ((pin_num >= gpio->p_data->bank_min[bank]) &&
-                       (pin_num <= gpio->p_data->bank_max[bank])) {
+                   (pin_num <= gpio->p_data->bank_max[bank])) {
                        *bank_num = bank;
                        *bank_pin_num = pin_num -
                                        gpio->p_data->bank_min[bank];
         * as inputs.
         */
        if (zynq_gpio_is_zynq(gpio) && bank_num == 0 &&
-               (bank_pin_num == 7 || bank_pin_num == 8))
+           (bank_pin_num == 7 || bank_pin_num == 8))
                return -EINVAL;
 
        /* clear the bit in direction mode reg to set the pin as input */
        writel_relaxed(int_any,
                       gpio->base_addr + ZYNQ_GPIO_INTANY_OFFSET(bank_num));
 
-       if (type & IRQ_TYPE_LEVEL_MASK) {
+       if (type & IRQ_TYPE_LEVEL_MASK)
                irq_set_chip_handler_name_locked(irq_data,
-                       &zynq_gpio_level_irqchip, handle_fasteoi_irq, NULL);
-       } else {
+                                                &zynq_gpio_level_irqchip,
+                                                handle_fasteoi_irq, NULL);
+       else
                irq_set_chip_handler_name_locked(irq_data,
-                       &zynq_gpio_edge_irqchip, handle_level_irq, NULL);
-       }
+                                                &zynq_gpio_edge_irqchip,
+                                                handle_level_irq, NULL);
 
        return 0;
 }
 static const struct dev_pm_ops zynq_gpio_dev_pm_ops = {
        SET_SYSTEM_SLEEP_PM_OPS(zynq_gpio_suspend, zynq_gpio_resume)
        SET_RUNTIME_PM_OPS(zynq_gpio_runtime_suspend,
-                       zynq_gpio_runtime_resume, NULL)
+                          zynq_gpio_runtime_resume, NULL)
 };
 
 static const struct zynq_platform_data zynqmp_gpio_def = {