static void sdma_v5_0_init_golden_registers(struct amdgpu_device *adev)
 {
-       switch (adev->asic_type) {
-       case CHIP_NAVI10:
+       switch (adev->ip_versions[SDMA0_HWIP]) {
+       case IP_VERSION(5, 0, 0):
                soc15_program_register_sequence(adev,
                                                golden_settings_sdma_5,
                                                (const u32)ARRAY_SIZE(golden_settings_sdma_5));
                                                golden_settings_sdma_nv10,
                                                (const u32)ARRAY_SIZE(golden_settings_sdma_nv10));
                break;
-       case CHIP_NAVI14:
+       case IP_VERSION(5, 0, 2):
                soc15_program_register_sequence(adev,
                                                golden_settings_sdma_5,
                                                (const u32)ARRAY_SIZE(golden_settings_sdma_5));
                                                golden_settings_sdma_nv14,
                                                (const u32)ARRAY_SIZE(golden_settings_sdma_nv14));
                break;
-       case CHIP_NAVI12:
+       case IP_VERSION(5, 0, 5):
                if (amdgpu_sriov_vf(adev))
                        soc15_program_register_sequence(adev,
                                                        golden_settings_sdma_5_sriov,
                                                golden_settings_sdma_nv12,
                                                (const u32)ARRAY_SIZE(golden_settings_sdma_nv12));
                break;
-       case CHIP_CYAN_SKILLFISH:
+       case IP_VERSION(5, 0, 1):
                soc15_program_register_sequence(adev,
                                                golden_settings_sdma_cyan_skillfish,
                                                (const u32)ARRAY_SIZE(golden_settings_sdma_cyan_skillfish));
        const struct common_firmware_header *header = NULL;
        const struct sdma_firmware_header_v1_0 *hdr;
 
-       if (amdgpu_sriov_vf(adev) && (adev->asic_type == CHIP_NAVI12))
+       if (amdgpu_sriov_vf(adev) && (adev->ip_versions[SDMA0_HWIP] == IP_VERSION(5, 0, 5)))
                return 0;
 
        DRM_DEBUG("\n");
 
-       switch (adev->asic_type) {
-       case CHIP_NAVI10:
+       switch (adev->ip_versions[SDMA0_HWIP]) {
+       case IP_VERSION(5, 0, 0):
                chip_name = "navi10";
                break;
-       case CHIP_NAVI14:
+       case IP_VERSION(5, 0, 2):
                chip_name = "navi14";
                break;
-       case CHIP_NAVI12:
+       case IP_VERSION(5, 0, 5):
                chip_name = "navi12";
                break;
-       case CHIP_CYAN_SKILLFISH:
+       case IP_VERSION(5, 0, 1):
                if (adev->apu_flags & AMD_APU_IS_CYAN_SKILLFISH2)
                        chip_name = "cyan_skillfish2";
                else
        if (amdgpu_sriov_vf(adev))
                return 0;
 
-       switch (adev->asic_type) {
-       case CHIP_NAVI10:
-       case CHIP_NAVI14:
-       case CHIP_NAVI12:
+       switch (adev->ip_versions[SDMA0_HWIP]) {
+       case IP_VERSION(5, 0, 0):
+       case IP_VERSION(5, 0, 2):
+       case IP_VERSION(5, 0, 5):
                sdma_v5_0_update_medium_grain_clock_gating(adev,
                                state == AMD_CG_STATE_GATE);
                sdma_v5_0_update_medium_grain_light_sleep(adev,