]> www.infradead.org Git - users/willy/xarray.git/commit
media: ccs-pll: Correct the upper limit of maximum op_pre_pll_clk_div
authorSakari Ailus <sakari.ailus@linux.intel.com>
Wed, 19 Feb 2025 13:06:11 +0000 (15:06 +0200)
committerHans Verkuil <hverkuil@xs4all.nl>
Fri, 25 Apr 2025 08:15:15 +0000 (10:15 +0200)
commitf639494db450770fa30d6845d9c84b9cb009758f
treec468c03102b00c59e81c7cf7c0cd5cc18d933c2f
parent6868b955acd6e5d7405a2b730c2ffb692ad50d2c
media: ccs-pll: Correct the upper limit of maximum op_pre_pll_clk_div

The PLL calculator does a search of the PLL configuration space for all
valid OP pre-PLL clock dividers. The maximum did not take into account the
CCS PLL flag CCS_PLL_FLAG_EXT_IP_PLL_DIVIDER in which case also odd PLL
dividers (other than 1) are valid. Do that now.

Fixes: 4e1e8d240dff ("media: ccs-pll: Add support for extended input PLL clock divider")
Cc: stable@vger.kernel.org
Signed-off-by: Sakari Ailus <sakari.ailus@linux.intel.com>
Reviewed-by: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
Signed-off-by: Hans Verkuil <hverkuil@xs4all.nl>
drivers/media/i2c/ccs-pll.c