]> www.infradead.org Git - users/jedix/linux-maple.git/commit
phy: ti: phy-j721e-wiz: fix usxgmii configuration
authorSiddharth Vadapalli <s-vadapalli@ti.com>
Sat, 12 Oct 2024 05:39:37 +0000 (11:09 +0530)
committerVinod Koul <vkoul@kernel.org>
Thu, 17 Oct 2024 14:53:02 +0000 (20:23 +0530)
commitb4b32423b6ee6bb96e19fd82bcfd372f6192c737
treeac010dab616b4e3b0637aa2466b8c258ffb2c50b
parente10c52e7e064038d9bd67b20bf4ce92077d7d84e
phy: ti: phy-j721e-wiz: fix usxgmii configuration

Commit b64a85fb8f53 ("phy: ti: phy-j721e-wiz.c: Add usxgmii support in
wiz driver") added support for USXGMII mode. In doing so, P0_REFCLK_SEL
was set to "pcs_mac_clk_divx1_ln_0" (0x3) and P0_STANDARD_MODE was set to
LANE_MODE_GEN1, which results in a data rate of 5.15625 Gbps. However,
since the USXGMII mode can support up to 10.3125 Gbps data rate, the
aforementioned fields should be set to "pcs_mac_clk_divx0_ln_0" (0x2) and
LANE_MODE_GEN2 respectively. The signal corresponding to the USXGMII lane
of the SERDES has been measured as 5 Gbps without the change and 10 Gbps
with the change. Hence, fix the configuration accordingly to support
USXGMII up to 10G.

Fixes: b64a85fb8f53 ("phy: ti: phy-j721e-wiz.c: Add usxgmii support in wiz driver")
Signed-off-by: Siddharth Vadapalli <s-vadapalli@ti.com>
Reviewed-by: Roger Quadros <rogerq@kernel.org>
Link: https://lore.kernel.org/r/20241012053937.3596885-1-s-vadapalli@ti.com
Signed-off-by: Vinod Koul <vkoul@kernel.org>
drivers/phy/ti/phy-j721e-wiz.c