]> www.infradead.org Git - users/dwmw2/linux.git/commit
iommu/amd: Correct the reported page sizes from the V1 table
authorJason Gunthorpe <jgg@nvidia.com>
Fri, 30 Aug 2024 00:06:22 +0000 (21:06 -0300)
committerJoerg Roedel <jroedel@suse.de>
Wed, 4 Sep 2024 09:39:03 +0000 (11:39 +0200)
commit7e515866299d1d01db6c2bbbc8045218c099ba1f
tree572bb9de76653dfcb163dbb1dcf7ab0f2669a433
parentc435209f7203d90676e9eeae6c1b2d375fbf0304
iommu/amd: Correct the reported page sizes from the V1 table

The HW only has 52 bits of physical address support, the supported page
sizes should not have bits set beyond this. Further the spec says that the
6th level does not support any "default page size for translation entries"
meaning leafs in the 6th level are not allowed too.

Rework the definition to use GENMASK to build the range of supported pages
from the top of physical to 4k.

Nothing ever uses such large pages, so this is a cosmetic/documentation
improvement only.

Reported-by: Joao Martins <joao.m.martins@oracle.com>
Reviewed-by: Vasant Hegde <vasant.hegde@amd.com>
Signed-off-by: Jason Gunthorpe <jgg@nvidia.com>
Link: https://lore.kernel.org/r/13-v2-831cdc4d00f3+1a315-amd_iopgtbl_jgg@nvidia.com
Signed-off-by: Joerg Roedel <jroedel@suse.de>
drivers/iommu/amd/amd_iommu_types.h