]> www.infradead.org Git - users/jedix/linux-maple.git/commit
dt-bindings: display: vop2: Add optional PLL clock properties
authorCristian Ciocaltea <cristian.ciocaltea@collabora.com>
Tue, 4 Feb 2025 12:40:04 +0000 (14:40 +0200)
committerHeiko Stuebner <heiko@sntech.de>
Thu, 6 Feb 2025 10:57:52 +0000 (11:57 +0100)
commit79982cbac896768c3860c241df2028c3e75f5a6b
treefe837eecdc1c1056d9843881d36c69a59423e6bf
parent81dde32e7266e7132076b886337bd29b4648e542
dt-bindings: display: vop2: Add optional PLL clock properties

On RK3588, HDMI PHY PLL can be used as an alternative and more accurate
pixel clock source for VOP2 video ports 0, 1 and 2.

Document the optional PLL clock properties corresponding to the two HDMI
PHYs available on the SoC.

Acked-by: Rob Herring (Arm) <robh@kernel.org>
Signed-off-by: Cristian Ciocaltea <cristian.ciocaltea@collabora.com>
Tested-by: FUKAUMI Naoki <naoki@radxa.com>
Signed-off-by: Heiko Stuebner <heiko@sntech.de>
Link: https://patchwork.freedesktop.org/patch/msgid/20250204-vop2-hdmi0-disp-modes-v3-1-d71c6a196e58@collabora.com
Documentation/devicetree/bindings/display/rockchip/rockchip-vop2.yaml