]> www.infradead.org Git - users/jedix/linux-maple.git/commit
mm: introduce cpu_icache_is_aliasing() across all architectures
authorZi Yan <ziy@nvidia.com>
Mon, 9 Dec 2024 18:23:25 +0000 (13:23 -0500)
committerAndrew Morton <akpm@linux-foundation.org>
Thu, 19 Dec 2024 03:04:43 +0000 (19:04 -0800)
commit5c0541e11c16bd2f162e23a22d07c09d58017e5a
tree614da427aab87e13012bb5f7be62c9c58d66903a
parent31c5629920b82ddf66059f20f79be2bc00c4197b
mm: introduce cpu_icache_is_aliasing() across all architectures

In commit eacd0e950dc2 ("ARC: [mm] Lazy D-cache flush (non aliasing
VIPT)"), arc adds the need to flush dcache to make icache see the code
page change.  This also requires special handling for
clear_user_(high)page().  Introduce cpu_icache_is_aliasing() to make MM
code query special clear_user_(high)page() easier.  This will be used by
the following commit.

Link: https://lkml.kernel.org/r/20241209182326.2955963-1-ziy@nvidia.com
Fixes: 5708d96da20b ("mm: avoid zeroing user movable page twice with init_on_alloc=1")
Signed-off-by: Zi Yan <ziy@nvidia.com>
Suggested-by: Mathieu Desnoyers <mathieu.desnoyers@efficios.com>
Reviewed-by: Mathieu Desnoyers <mathieu.desnoyers@efficios.com>
Acked-by: Vlastimil Babka <vbabka@suse.cz>
Cc: Alexander Potapenko <glider@google.com>
Cc: David Hildenbrand <david@redhat.com>
Cc: Geert Uytterhoeven <geert+renesas@glider.be>
Cc: John Hubbard <jhubbard@nvidia.com>
Cc: Kees Cook <keescook@chromium.org>
Cc: Kefeng Wang <wangkefeng.wang@huawei.com>
Cc: Matthew Wilcox <willy@infradead.org>
Cc: Miaohe Lin <linmiaohe@huawei.com>
Cc: Ryan Roberts <ryan.roberts@arm.com>
Cc: Vineet Gupta <vgupta@kernel.org>
Signed-off-by: Andrew Morton <akpm@linux-foundation.org>
arch/arc/Kconfig
arch/arc/include/asm/cachetype.h [new file with mode: 0644]
include/linux/cacheinfo.h