]> www.infradead.org Git - users/dwmw2/linux.git/commit
clk: qcom: gcc-x1e80100: Set parent rate for USB3 sec and tert PHY pipe clks
authorAbel Vesa <abel.vesa@linaro.org>
Thu, 30 May 2024 14:05:24 +0000 (17:05 +0300)
committerBjorn Andersson <andersson@kernel.org>
Mon, 8 Jul 2024 16:40:17 +0000 (11:40 -0500)
commit14539c88972bd984f1f04c9e601c1a2835d3e5d2
tree5782e3474a15b3cd97f9433784a5e7d2971e9e04
parent9db4585eca22fcd0422a94ac792f87dcbf74b643
clk: qcom: gcc-x1e80100: Set parent rate for USB3 sec and tert PHY pipe clks

Allow the USB3 second and third GCC PHY pipe clocks to propagate the
rate to the pipe clocks provided by the QMP combo PHYs. The first
instance is already doing that.

Fixes: 161b7c401f4b ("clk: qcom: Add Global Clock controller (GCC) driver for X1E80100")
Signed-off-by: Abel Vesa <abel.vesa@linaro.org>
Reviewed-by: Dmitry Baryshkov <dmitry.baryshkov@linaro.org>
Link: https://lore.kernel.org/r/20240530-x1e80100-clk-gcc-usb3-sec-tert-set-parent-rate-v1-1-7b2b04cad545@linaro.org
Signed-off-by: Bjorn Andersson <andersson@kernel.org>
drivers/clk/qcom/gcc-x1e80100.c