]> www.infradead.org Git - users/jedix/linux-maple.git/commit
riscv: dts: microchip: use an mpfs specific l2 compatible
authorConor Dooley <conor.dooley@microchip.com>
Thu, 25 Aug 2022 18:04:18 +0000 (19:04 +0100)
committerConor Dooley <conor.dooley@microchip.com>
Wed, 31 Aug 2022 15:57:51 +0000 (16:57 +0100)
commit0dec364ffeb6149aae572ded1e34d4b444c23be6
tree574c75c06166a8978967d3fd91d6ce608d2fc996
parent17e4732d1d8a859fbb56e5f050e05d3142b88f96
riscv: dts: microchip: use an mpfs specific l2 compatible

PolarFire SoC does not have the same l2 cache controller as the fu540,
featuring an extra interrupt. Appease the devicetree checker overlords
by adding a PolarFire SoC specific compatible to fix the below sort of
warnings:

mpfs-polarberry.dtb: cache-controller@2010000: interrupts: [[1], [3], [4], [2]] is too long

Fixes: 0fa6107eca41 ("RISC-V: Initial DTS for Microchip ICICLE board")
Fixes: 34fc9cc3aebe ("riscv: dts: microchip: correct L2 cache interrupts")
Reviewed-by: Heinrich Schuchardt <heinrich.schuchardt@canonical.com>
Signed-off-by: Conor Dooley <conor.dooley@microchip.com>
arch/riscv/boot/dts/microchip/mpfs.dtsi