1 /* setup.c: FRV specific setup
 
   3  * Copyright (C) 2003-5 Red Hat, Inc. All Rights Reserved.
 
   4  * Written by David Howells (dhowells@redhat.com)
 
   5  * - Derived from arch/m68k/kernel/setup.c
 
   7  * This program is free software; you can redistribute it and/or
 
   8  * modify it under the terms of the GNU General Public License
 
   9  * as published by the Free Software Foundation; either version
 
  10  * 2 of the License, or (at your option) any later version.
 
  13 #include <linux/utsrelease.h>
 
  14 #include <linux/kernel.h>
 
  15 #include <linux/sched.h>
 
  16 #include <linux/delay.h>
 
  17 #include <linux/interrupt.h>
 
  21 #include <linux/console.h>
 
  22 #include <linux/genhd.h>
 
  23 #include <linux/errno.h>
 
  24 #include <linux/string.h>
 
  25 #include <linux/major.h>
 
  26 #include <linux/bootmem.h>
 
  27 #include <linux/highmem.h>
 
  28 #include <linux/seq_file.h>
 
  29 #include <linux/serial.h>
 
  30 #include <linux/serial_core.h>
 
  31 #include <linux/serial_reg.h>
 
  32 #include <linux/serial_8250.h>
 
  34 #include <asm/setup.h>
 
  36 #include <asm/sections.h>
 
  37 #include <asm/pgalloc.h>
 
  38 #include <asm/busctl-regs.h>
 
  39 #include <asm/serial-regs.h>
 
  40 #include <asm/timer-regs.h>
 
  41 #include <asm/irc-regs.h>
 
  42 #include <asm/spr-regs.h>
 
  43 #include <asm/mb-regs.h>
 
  44 #include <asm/mb93493-regs.h>
 
  45 #include <asm/gdb-stub.h>
 
  48 #ifdef CONFIG_BLK_DEV_INITRD
 
  49 #include <asm/pgtable.h>
 
  54 #ifdef CONFIG_MB93090_MB00
 
  55 static void __init mb93090_display(void);
 
  58 static void __init setup_linux_memory(void);
 
  60 static void __init setup_uclinux_memory(void);
 
  63 #ifdef CONFIG_MB93090_MB00
 
  64 static char __initdata mb93090_banner[] = "FJ/RH FR-V Linux";
 
  65 static char __initdata mb93090_version[] = UTS_RELEASE;
 
  67 int __nongprelbss mb93090_mb00_detected;
 
  70 const char __frv_unknown_system[] = "unknown";
 
  71 const char __frv_mb93091_cb10[] = "mb93091-cb10";
 
  72 const char __frv_mb93091_cb11[] = "mb93091-cb11";
 
  73 const char __frv_mb93091_cb30[] = "mb93091-cb30";
 
  74 const char __frv_mb93091_cb41[] = "mb93091-cb41";
 
  75 const char __frv_mb93091_cb60[] = "mb93091-cb60";
 
  76 const char __frv_mb93091_cb70[] = "mb93091-cb70";
 
  77 const char __frv_mb93091_cb451[] = "mb93091-cb451";
 
  78 const char __frv_mb93090_mb00[] = "mb93090-mb00";
 
  80 const char __frv_mb93493[] = "mb93493";
 
  82 const char __frv_mb93093[] = "mb93093";
 
  84 static const char *__nongprelbss cpu_series;
 
  85 static const char *__nongprelbss cpu_core;
 
  86 static const char *__nongprelbss cpu_silicon;
 
  87 static const char *__nongprelbss cpu_mmu;
 
  88 static const char *__nongprelbss cpu_system;
 
  89 static const char *__nongprelbss cpu_board1;
 
  90 static const char *__nongprelbss cpu_board2;
 
  92 static unsigned long __nongprelbss cpu_psr_all;
 
  93 static unsigned long __nongprelbss cpu_hsr0_all;
 
  95 unsigned long __nongprelbss pdm_suspend_mode;
 
  97 unsigned long __nongprelbss rom_length;
 
  98 unsigned long __nongprelbss memory_start;
 
  99 unsigned long __nongprelbss memory_end;
 
 101 unsigned long __nongprelbss dma_coherent_mem_start;
 
 102 unsigned long __nongprelbss dma_coherent_mem_end;
 
 104 unsigned long __initdata __sdram_old_base;
 
 105 unsigned long __initdata num_mappedpages;
 
 107 struct cpuinfo_frv __nongprelbss boot_cpu_data;
 
 109 char __initdata command_line[COMMAND_LINE_SIZE];
 
 110 char __initdata redboot_command_line[COMMAND_LINE_SIZE];
 
 116 #define __pminit __init
 
 117 #define __pminitdata __initdata
 
 121         uint8_t xbus, sdram, corebus, core, dsu;
 
 124 #define _frac(N,D) ((N)<<4 | (D))
 
 125 #define _x0_16  _frac(1,6)
 
 126 #define _x0_25  _frac(1,4)
 
 127 #define _x0_33  _frac(1,3)
 
 128 #define _x0_375 _frac(3,8)
 
 129 #define _x0_5   _frac(1,2)
 
 130 #define _x0_66  _frac(2,3)
 
 131 #define _x0_75  _frac(3,4)
 
 132 #define _x1     _frac(1,1)
 
 133 #define _x1_5   _frac(3,2)
 
 134 #define _x2     _frac(2,1)
 
 135 #define _x3     _frac(3,1)
 
 136 #define _x4     _frac(4,1)
 
 137 #define _x4_5   _frac(9,2)
 
 138 #define _x6     _frac(6,1)
 
 139 #define _x8     _frac(8,1)
 
 140 #define _x9     _frac(9,1)
 
 142 int __nongprelbss clock_p0_current;
 
 143 int __nongprelbss clock_cm_current;
 
 144 int __nongprelbss clock_cmode_current;
 
 146 int __nongprelbss clock_cmodes_permitted;
 
 147 unsigned long __nongprelbss clock_bits_settable;
 
 150 static struct clock_cmode __pminitdata undef_clock_cmode = { _x1, _x1, _x1, _x1, _x1 };
 
 152 static struct clock_cmode __pminitdata clock_cmodes_fr401_fr403[16] = {
 
 153         [4]     = {     _x1,    _x1,    _x2,    _x2,    _x0_25  },
 
 154         [5]     = {     _x1,    _x2,    _x4,    _x4,    _x0_5   },
 
 155         [8]     = {     _x1,    _x1,    _x1,    _x2,    _x0_25  },
 
 156         [9]     = {     _x1,    _x2,    _x2,    _x4,    _x0_5   },
 
 157         [11]    = {     _x1,    _x4,    _x4,    _x8,    _x1     },
 
 158         [12]    = {     _x1,    _x1,    _x2,    _x4,    _x0_5   },
 
 159         [13]    = {     _x1,    _x2,    _x4,    _x8,    _x1     },
 
 162 static struct clock_cmode __pminitdata clock_cmodes_fr405[16] = {
 
 163         [0]     = {     _x1,    _x1,    _x1,    _x1,    _x0_5   },
 
 164         [1]     = {     _x1,    _x1,    _x1,    _x3,    _x0_25  },
 
 165         [2]     = {     _x1,    _x1,    _x2,    _x6,    _x0_5   },
 
 166         [3]     = {     _x1,    _x2,    _x2,    _x6,    _x0_5   },
 
 167         [4]     = {     _x1,    _x1,    _x2,    _x2,    _x0_16  },
 
 168         [8]     = {     _x1,    _x1,    _x1,    _x2,    _x0_16  },
 
 169         [9]     = {     _x1,    _x2,    _x2,    _x4,    _x0_33  },
 
 170         [12]    = {     _x1,    _x1,    _x2,    _x4,    _x0_33  },
 
 171         [14]    = {     _x1,    _x3,    _x3,    _x9,    _x0_75  },
 
 172         [15]    = {     _x1,    _x1_5,  _x1_5,  _x4_5,  _x0_375 },
 
 174 #define CLOCK_CMODES_PERMITTED_FR405 0xd31f
 
 177 static struct clock_cmode __pminitdata clock_cmodes_fr555[16] = {
 
 178         [0]     = {     _x1,    _x2,    _x2,    _x4,    _x0_33  },
 
 179         [1]     = {     _x1,    _x3,    _x3,    _x6,    _x0_5   },
 
 180         [2]     = {     _x1,    _x2,    _x4,    _x8,    _x0_66  },
 
 181         [3]     = {     _x1,    _x1_5,  _x3,    _x6,    _x0_5   },
 
 182         [4]     = {     _x1,    _x3,    _x3,    _x9,    _x0_75  },
 
 183         [5]     = {     _x1,    _x2,    _x2,    _x6,    _x0_5   },
 
 184         [6]     = {     _x1,    _x1_5,  _x1_5,  _x4_5,  _x0_375 },
 
 187 static const struct clock_cmode __pminitdata *clock_cmodes;
 
 188 static int __pminitdata clock_doubled;
 
 190 static struct uart_port __pminitdata __frv_uart0 = {
 
 192         .membase                = (char *) UART0_BASE,
 
 193         .irq                    = IRQ_CPU_UART0,
 
 196         .flags                  = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
 
 199 static struct uart_port __pminitdata __frv_uart1 = {
 
 201         .membase                = (char *) UART1_BASE,
 
 202         .irq                    = IRQ_CPU_UART1,
 
 205         .flags                  = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
 
 209 static void __init printk_xampr(unsigned long ampr, unsigned long amlr, char i_d, int n)
 
 211         unsigned long phys, virt, cxn, size;
 
 214         virt = amlr & 0xffffc000;
 
 217         virt = ampr & 0xffffc000;
 
 220         phys = ampr & xAMPRx_PPFN;
 
 221         size = 1 << (((ampr & xAMPRx_SS) >> 4) + 17);
 
 223         printk("%cAMPR%d: va %08lx-%08lx [pa %08lx] %c%c%c%c [cxn:%04lx]\n",
 
 225                virt, virt + size - 1,
 
 227                ampr & xAMPRx_S  ? 'S' : '-',
 
 228                ampr & xAMPRx_C  ? 'C' : '-',
 
 229                ampr & DAMPRx_WP ? 'W' : '-',
 
 230                ampr & xAMPRx_V  ? 'V' : '-',
 
 236 /*****************************************************************************/
 
 238  * dump the memory map
 
 240 static void __init dump_memory_map(void)
 
 244         /* dump the protection map */
 
 245         printk_xampr(__get_IAMPR(0),  __get_IAMLR(0),  'I', 0);
 
 246         printk_xampr(__get_IAMPR(1),  __get_IAMLR(1),  'I', 1);
 
 247         printk_xampr(__get_IAMPR(2),  __get_IAMLR(2),  'I', 2);
 
 248         printk_xampr(__get_IAMPR(3),  __get_IAMLR(3),  'I', 3);
 
 249         printk_xampr(__get_IAMPR(4),  __get_IAMLR(4),  'I', 4);
 
 250         printk_xampr(__get_IAMPR(5),  __get_IAMLR(5),  'I', 5);
 
 251         printk_xampr(__get_IAMPR(6),  __get_IAMLR(6),  'I', 6);
 
 252         printk_xampr(__get_IAMPR(7),  __get_IAMLR(7),  'I', 7);
 
 253         printk_xampr(__get_IAMPR(8),  __get_IAMLR(8),  'I', 8);
 
 254         printk_xampr(__get_IAMPR(9),  __get_IAMLR(9),  'i', 9);
 
 255         printk_xampr(__get_IAMPR(10), __get_IAMLR(10), 'I', 10);
 
 256         printk_xampr(__get_IAMPR(11), __get_IAMLR(11), 'I', 11);
 
 257         printk_xampr(__get_IAMPR(12), __get_IAMLR(12), 'I', 12);
 
 258         printk_xampr(__get_IAMPR(13), __get_IAMLR(13), 'I', 13);
 
 259         printk_xampr(__get_IAMPR(14), __get_IAMLR(14), 'I', 14);
 
 260         printk_xampr(__get_IAMPR(15), __get_IAMLR(15), 'I', 15);
 
 262         printk_xampr(__get_DAMPR(0),  __get_DAMLR(0),  'D', 0);
 
 263         printk_xampr(__get_DAMPR(1),  __get_DAMLR(1),  'D', 1);
 
 264         printk_xampr(__get_DAMPR(2),  __get_DAMLR(2),  'D', 2);
 
 265         printk_xampr(__get_DAMPR(3),  __get_DAMLR(3),  'D', 3);
 
 266         printk_xampr(__get_DAMPR(4),  __get_DAMLR(4),  'D', 4);
 
 267         printk_xampr(__get_DAMPR(5),  __get_DAMLR(5),  'D', 5);
 
 268         printk_xampr(__get_DAMPR(6),  __get_DAMLR(6),  'D', 6);
 
 269         printk_xampr(__get_DAMPR(7),  __get_DAMLR(7),  'D', 7);
 
 270         printk_xampr(__get_DAMPR(8),  __get_DAMLR(8),  'D', 8);
 
 271         printk_xampr(__get_DAMPR(9),  __get_DAMLR(9),  'D', 9);
 
 272         printk_xampr(__get_DAMPR(10), __get_DAMLR(10), 'D', 10);
 
 273         printk_xampr(__get_DAMPR(11), __get_DAMLR(11), 'D', 11);
 
 274         printk_xampr(__get_DAMPR(12), __get_DAMLR(12), 'D', 12);
 
 275         printk_xampr(__get_DAMPR(13), __get_DAMLR(13), 'D', 13);
 
 276         printk_xampr(__get_DAMPR(14), __get_DAMLR(14), 'D', 14);
 
 277         printk_xampr(__get_DAMPR(15), __get_DAMLR(15), 'D', 15);
 
 281         /* dump the bus controller registers */
 
 282         printk("LGCR: %08lx\n", __get_LGCR());
 
 283         printk("Master: %08lx-%08lx CR=%08lx\n",
 
 284                __get_LEMBR(), __get_LEMBR() + __get_LEMAM(),
 
 288         for (loop = 1; loop <= 7; loop++) {
 
 289                 unsigned long lcr = __get_LCR(loop), lsbr = __get_LSBR(loop);
 
 290                 printk("CS#%d: %08lx-%08lx %c%c%c%c%c%c%c%c%c\n",
 
 292                        lsbr, lsbr + __get_LSAM(loop),
 
 293                        lcr & 0x80000000 ? 'r' : '-',
 
 294                        lcr & 0x40000000 ? 'w' : '-',
 
 295                        lcr & 0x08000000 ? 'b' : '-',
 
 296                        lcr & 0x04000000 ? 'B' : '-',
 
 297                        lcr & 0x02000000 ? 'C' : '-',
 
 298                        lcr & 0x01000000 ? 'D' : '-',
 
 299                        lcr & 0x00800000 ? 'W' : '-',
 
 300                        lcr & 0x00400000 ? 'R' : '-',
 
 301                        (lcr & 0x00030000) == 0x00000000 ? '4' :
 
 302                        (lcr & 0x00030000) == 0x00010000 ? '2' :
 
 303                        (lcr & 0x00030000) == 0x00020000 ? '1' :
 
 312 } /* end dump_memory_map() */
 
 314 /*****************************************************************************/
 
 316  * attempt to detect a VDK motherboard and DAV daughter board on an MB93091 system
 
 318 #ifdef CONFIG_MB93091_VDK
 
 319 static void __init detect_mb93091(void)
 
 321 #ifdef CONFIG_MB93090_MB00
 
 322         /* Detect CB70 without motherboard */
 
 323         if (!(cpu_system == __frv_mb93091_cb70 && ((*(unsigned short *)0xffc00030) & 0x100))) {
 
 324                 cpu_board1 = __frv_mb93090_mb00;
 
 325                 mb93090_mb00_detected = 1;
 
 329 #ifdef CONFIG_FUJITSU_MB93493
 
 330         cpu_board2 = __frv_mb93493;
 
 333 } /* end detect_mb93091() */
 
 336 /*****************************************************************************/
 
 338  * determine the CPU type and set appropriate parameters
 
 340  * Family     Series      CPU Core    Silicon    Imple  Vers
 
 341  * ----------------------------------------------------------
 
 342  * FR-V --+-> FR400 --+-> FR401 --+-> MB93401     02     00 [1]
 
 344  *        |           |           +-> MB93401/A   02     01
 
 346  *        |           |           +-> MB93403     02     02
 
 348  *        |           +-> FR405 ----> MB93405     04     00
 
 350  *        +-> FR450 ----> FR451 ----> MB93451     05     00
 
 352  *        +-> FR500 ----> FR501 --+-> MB93501     01     01 [2]
 
 354  *        |                       +-> MB93501/A   01     02
 
 356  *        +-> FR550 --+-> FR551 ----> MB93555     03     01
 
 358  *  [1] The MB93401 is an obsolete CPU replaced by the MB93401A
 
 359  *  [2] The MB93501 is an obsolete CPU replaced by the MB93501A
 
 361  * Imple is PSR(Processor Status Register)[31:28].
 
 362  * Vers is PSR(Processor Status Register)[27:24].
 
 364  * A "Silicon" consists of CPU core and some on-chip peripherals.
 
 366 static void __init determine_cpu(void)
 
 368         unsigned long hsr0 = __get_HSR(0);
 
 369         unsigned long psr = __get_PSR();
 
 371         /* work out what selectable services the CPU supports */
 
 372         __set_PSR(psr | PSR_EM | PSR_EF | PSR_CM | PSR_NEM);
 
 373         cpu_psr_all = __get_PSR();
 
 376         __set_HSR(0, hsr0 | HSR0_GRLE | HSR0_GRHE | HSR0_FRLE | HSR0_FRHE);
 
 377         cpu_hsr0_all = __get_HSR(0);
 
 380         /* derive other service specs from the CPU type */
 
 381         cpu_series              = "unknown";
 
 382         cpu_core                = "unknown";
 
 383         cpu_silicon             = "unknown";
 
 385         cpu_system              = __frv_unknown_system;
 
 389         clock_bits_settable     = CLOCK_BIT_CM_H | CLOCK_BIT_CM_M | CLOCK_BIT_P0;
 
 392         switch (PSR_IMPLE(psr)) {
 
 393         case PSR_IMPLE_FR401:
 
 394                 cpu_series      = "fr400";
 
 396                 pdm_suspend_mode = HSR0_PDM_PLL_RUN;
 
 398                 switch (PSR_VERSION(psr)) {
 
 399                 case PSR_VERSION_FR401_MB93401:
 
 400                         cpu_silicon     = "mb93401";
 
 401                         cpu_system      = __frv_mb93091_cb10;
 
 402                         clock_cmodes    = clock_cmodes_fr401_fr403;
 
 405                 case PSR_VERSION_FR401_MB93401A:
 
 406                         cpu_silicon     = "mb93401/A";
 
 407                         cpu_system      = __frv_mb93091_cb11;
 
 408                         clock_cmodes    = clock_cmodes_fr401_fr403;
 
 410                 case PSR_VERSION_FR401_MB93403:
 
 411                         cpu_silicon     = "mb93403";
 
 412 #ifndef CONFIG_MB93093_PDK
 
 413                         cpu_system      = __frv_mb93091_cb30;
 
 415                         cpu_system      = __frv_mb93093;
 
 417                         clock_cmodes    = clock_cmodes_fr401_fr403;
 
 424         case PSR_IMPLE_FR405:
 
 425                 cpu_series      = "fr400";
 
 427                 pdm_suspend_mode = HSR0_PDM_PLL_STOP;
 
 429                 switch (PSR_VERSION(psr)) {
 
 430                 case PSR_VERSION_FR405_MB93405:
 
 431                         cpu_silicon     = "mb93405";
 
 432                         cpu_system      = __frv_mb93091_cb60;
 
 433                         clock_cmodes    = clock_cmodes_fr405;
 
 435                         clock_bits_settable |= CLOCK_BIT_CMODE;
 
 436                         clock_cmodes_permitted = CLOCK_CMODES_PERMITTED_FR405;
 
 439                         /* the FPGA on the CB70 has extra registers
 
 440                          * - it has 0x0046 in the VDK_ID FPGA register at 0x1a0, which is
 
 441                          *   how we tell the difference between it and a CB60
 
 443                         if (*(volatile unsigned short *) 0xffc001a0 == 0x0046)
 
 444                                 cpu_system = __frv_mb93091_cb70;
 
 451         case PSR_IMPLE_FR451:
 
 452                 cpu_series      = "fr450";
 
 454                 pdm_suspend_mode = HSR0_PDM_PLL_STOP;
 
 456                 clock_bits_settable |= CLOCK_BIT_CMODE;
 
 457                 clock_cmodes_permitted = CLOCK_CMODES_PERMITTED_FR405;
 
 459                 switch (PSR_VERSION(psr)) {
 
 460                 case PSR_VERSION_FR451_MB93451:
 
 461                         cpu_silicon     = "mb93451";
 
 462                         cpu_mmu         = "Prot, SAT, xSAT, DAT";
 
 463                         cpu_system      = __frv_mb93091_cb451;
 
 464                         clock_cmodes    = clock_cmodes_fr405;
 
 471         case PSR_IMPLE_FR501:
 
 472                 cpu_series      = "fr500";
 
 474                 pdm_suspend_mode = HSR0_PDM_PLL_STOP;
 
 476                 switch (PSR_VERSION(psr)) {
 
 477                 case PSR_VERSION_FR501_MB93501:  cpu_silicon = "mb93501";   break;
 
 478                 case PSR_VERSION_FR501_MB93501A: cpu_silicon = "mb93501/A"; break;
 
 484         case PSR_IMPLE_FR551:
 
 485                 cpu_series      = "fr550";
 
 487                 pdm_suspend_mode = HSR0_PDM_PLL_RUN;
 
 489                 switch (PSR_VERSION(psr)) {
 
 490                 case PSR_VERSION_FR551_MB93555:
 
 491                         cpu_silicon     = "mb93555";
 
 492                         cpu_mmu         = "Prot, SAT";
 
 493                         cpu_system      = __frv_mb93091_cb41;
 
 494                         clock_cmodes    = clock_cmodes_fr555;
 
 506         printk("- Series:%s CPU:%s Silicon:%s\n",
 
 507                cpu_series, cpu_core, cpu_silicon);
 
 509 #ifdef CONFIG_MB93091_VDK
 
 513 #if defined(CONFIG_MB93093_PDK) && defined(CONFIG_FUJITSU_MB93493)
 
 514         cpu_board2 = __frv_mb93493;
 
 517 } /* end determine_cpu() */
 
 519 /*****************************************************************************/
 
 521  * calculate the bus clock speed
 
 523 void __pminit determine_clocks(int verbose)
 
 525         const struct clock_cmode *mode, *tmode;
 
 526         unsigned long clkc, psr, quot;
 
 531         clock_p0_current = !!(clkc & CLKC_P0);
 
 532         clock_cm_current = clkc & CLKC_CM;
 
 533         clock_cmode_current = (clkc & CLKC_CMODE) >> CLKC_CMODE_s;
 
 536                 printk("psr=%08lx hsr0=%08lx clkc=%08lx\n", psr, __get_HSR(0), clkc);
 
 538         /* the CB70 has some alternative ways of setting the clock speed through switches accessed
 
 539          * through the FPGA.  */
 
 540         if (cpu_system == __frv_mb93091_cb70) {
 
 541                 unsigned short clkswr = *(volatile unsigned short *) 0xffc00104UL & 0x1fffUL;
 
 544                         __clkin_clock_speed_HZ = 60000000UL;
 
 546                         __clkin_clock_speed_HZ =
 
 547                                 ((clkswr >> 8) & 0xf) * 10000000 +
 
 548                                 ((clkswr >> 4) & 0xf) * 1000000 +
 
 549                                 ((clkswr     ) & 0xf) * 100000;
 
 551         /* the FR451 is currently fixed at 24MHz */
 
 552         else if (cpu_system == __frv_mb93091_cb451) {
 
 553                 //__clkin_clock_speed_HZ = 24000000UL; // CB451-FPGA
 
 554                 unsigned short clkswr = *(volatile unsigned short *) 0xffc00104UL & 0x1fffUL;
 
 557                         __clkin_clock_speed_HZ = 60000000UL;
 
 559                         __clkin_clock_speed_HZ =
 
 560                                 ((clkswr >> 8) & 0xf) * 10000000 +
 
 561                                 ((clkswr >> 4) & 0xf) * 1000000 +
 
 562                                 ((clkswr     ) & 0xf) * 100000;
 
 564         /* otherwise determine the clockspeed from VDK or other registers */
 
 566                 __clkin_clock_speed_HZ = __get_CLKIN();
 
 569         /* look up the appropriate clock relationships table entry */
 
 570         mode = &undef_clock_cmode;
 
 572                 tmode = &clock_cmodes[(clkc & CLKC_CMODE) >> CLKC_CMODE_s];
 
 577 #define CLOCK(SRC,RATIO) ((SRC) * (((RATIO) >> 4) & 0x0f) / ((RATIO) & 0x0f))
 
 580                 __clkin_clock_speed_HZ <<= 1;
 
 582         __ext_bus_clock_speed_HZ        = CLOCK(__clkin_clock_speed_HZ, mode->xbus);
 
 583         __sdram_clock_speed_HZ          = CLOCK(__clkin_clock_speed_HZ, mode->sdram);
 
 584         __dsu_clock_speed_HZ            = CLOCK(__clkin_clock_speed_HZ, mode->dsu);
 
 586         switch (clkc & CLKC_CM) {
 
 588                 __core_bus_clock_speed_HZ       = CLOCK(__clkin_clock_speed_HZ, mode->corebus);
 
 589                 __core_clock_speed_HZ           = CLOCK(__clkin_clock_speed_HZ, mode->core);
 
 592                 __core_bus_clock_speed_HZ       = CLOCK(__clkin_clock_speed_HZ, mode->sdram);
 
 593                 __core_clock_speed_HZ           = CLOCK(__clkin_clock_speed_HZ, mode->sdram);
 
 595         case 2: /* Low; not supported */
 
 597                 printk("Unsupported CLKC CM %ld\n", clkc & CLKC_CM);
 
 601         __res_bus_clock_speed_HZ = __ext_bus_clock_speed_HZ;
 
 603                 __res_bus_clock_speed_HZ >>= 1;
 
 606                 printk("CLKIN: %lu.%3.3luMHz\n",
 
 607                        __clkin_clock_speed_HZ / 1000000,
 
 608                        (__clkin_clock_speed_HZ / 1000) % 1000);
 
 611                        " ext=%luMHz res=%luMHz sdram=%luMHz cbus=%luMHz core=%luMHz dsu=%luMHz\n",
 
 612                        __ext_bus_clock_speed_HZ / 1000000,
 
 613                        __res_bus_clock_speed_HZ / 1000000,
 
 614                        __sdram_clock_speed_HZ / 1000000,
 
 615                        __core_bus_clock_speed_HZ / 1000000,
 
 616                        __core_clock_speed_HZ / 1000000,
 
 617                        __dsu_clock_speed_HZ / 1000000
 
 621         /* calculate the number of __delay() loop iterations per sec (2 insn loop) */
 
 622         __delay_loops_MHz = __core_clock_speed_HZ / (1000000 * 2);
 
 624         /* set the serial prescaler */
 
 625         __serial_clock_speed_HZ = __res_bus_clock_speed_HZ;
 
 627         while (__serial_clock_speed_HZ / quot / 16 / 65536 > 3000)
 
 630         /* double the divisor if P0 is clear, so that if/when P0 is set, it's still achievable
 
 631          * - we have to be careful - dividing too much can mean we can't get 115200 baud
 
 633         if (__serial_clock_speed_HZ > 32000000 && !(clkc & CLKC_P0))
 
 636         __serial_clock_speed_HZ /= quot;
 
 637         __frv_uart0.uartclk = __serial_clock_speed_HZ;
 
 638         __frv_uart1.uartclk = __serial_clock_speed_HZ;
 
 641                 printk("      uart=%luMHz\n", __serial_clock_speed_HZ / 1000000 * quot);
 
 643         while (!(__get_UART0_LSR() & UART_LSR_TEMT))
 
 646         while (!(__get_UART1_LSR() & UART_LSR_TEMT))
 
 651 } /* end determine_clocks() */
 
 653 /*****************************************************************************/
 
 655  * reserve some DMA consistent memory
 
 657 #ifdef CONFIG_RESERVE_DMA_COHERENT
 
 658 static void __init reserve_dma_coherent(void)
 
 662         /* find the first non-kernel memory tile and steal it */
 
 663 #define __steal_AMPR(r)                                         \
 
 664         if (__get_DAMPR(r) & xAMPRx_V) {                        \
 
 665                 ampr = __get_DAMPR(r);                          \
 
 666                 __set_DAMPR(r, ampr | xAMPRx_S | xAMPRx_C);     \
 
 678         if (PSR_IMPLE(__get_PSR()) == PSR_IMPLE_FR551) {
 
 689         /* unable to grant any DMA consistent memory */
 
 690         printk("No DMA consistent memory reserved\n");
 
 694         dma_coherent_mem_start = ampr & xAMPRx_PPFN;
 
 697         ampr = 1 << (ampr - 3 + 20);
 
 698         dma_coherent_mem_end = dma_coherent_mem_start + ampr;
 
 700         printk("DMA consistent memory reserved %lx-%lx\n",
 
 701                dma_coherent_mem_start, dma_coherent_mem_end);
 
 703 } /* end reserve_dma_coherent() */
 
 706 /*****************************************************************************/
 
 708  * calibrate the delay loop
 
 710 void __cpuinit calibrate_delay(void)
 
 712         loops_per_jiffy = __delay_loops_MHz * (1000000 / HZ);
 
 714         printk("Calibrating delay loop... %lu.%02lu BogoMIPS\n",
 
 715                loops_per_jiffy / (500000 / HZ),
 
 716                (loops_per_jiffy / (5000 / HZ)) % 100);
 
 718 } /* end calibrate_delay() */
 
 720 /*****************************************************************************/
 
 722  * look through the command line for some things we need to know immediately
 
 724 static void __init parse_cmdline_early(char *cmdline)
 
 733                 /* "mem=XXX[kKmM]" sets SDRAM size to <mem>, overriding the value we worked
 
 734                  * out from the SDRAM controller mask register
 
 736                 if (!memcmp(cmdline, "mem=", 4)) {
 
 737                         unsigned long long mem_size;
 
 739                         mem_size = memparse(cmdline + 4, &cmdline);
 
 740                         memory_end = memory_start + mem_size;
 
 743                 while (*cmdline && *cmdline != ' ')
 
 747 } /* end parse_cmdline_early() */
 
 749 /*****************************************************************************/
 
 753 void __init setup_arch(char **cmdline_p)
 
 756         printk("Linux FR-V port done by Red Hat Inc <dhowells@redhat.com>\n");
 
 758         printk("uClinux FR-V port done by Red Hat Inc <dhowells@redhat.com>\n");
 
 761         memcpy(boot_command_line, redboot_command_line, COMMAND_LINE_SIZE);
 
 766         /* For printk-directly-beats-on-serial-hardware hack */
 
 767         console_set_baud(115200);
 
 768 #ifdef CONFIG_GDBSTUB
 
 769         gdbstub_set_baud(115200);
 
 772 #ifdef CONFIG_RESERVE_DMA_COHERENT
 
 773         reserve_dma_coherent();
 
 777 #ifdef CONFIG_MB93090_MB00
 
 778         if (mb93090_mb00_detected)
 
 782         /* register those serial ports that are available */
 
 783 #ifdef CONFIG_FRV_ONCPU_SERIAL
 
 784 #ifndef CONFIG_GDBSTUB_UART0
 
 785         __reg(UART0_BASE + UART_IER * 8) = 0;
 
 786         early_serial_setup(&__frv_uart0);
 
 788 #ifndef CONFIG_GDBSTUB_UART1
 
 789         __reg(UART1_BASE + UART_IER * 8) = 0;
 
 790         early_serial_setup(&__frv_uart1);
 
 794         /* deal with the command line - RedBoot may have passed one to the kernel */
 
 795         memcpy(command_line, boot_command_line, sizeof(command_line));
 
 796         *cmdline_p = &command_line[0];
 
 797         parse_cmdline_early(command_line);
 
 799         /* set up the memory description
 
 800          * - by now the stack is part of the init task */
 
 801         printk("Memory %08lx-%08lx\n", memory_start, memory_end);
 
 803         BUG_ON(memory_start == memory_end);
 
 805         init_mm.start_code = (unsigned long) &_stext;
 
 806         init_mm.end_code = (unsigned long) &_etext;
 
 807         init_mm.end_data = (unsigned long) &_edata;
 
 808 #if 0 /* DAVIDM - don't set brk just incase someone decides to use it */
 
 809         init_mm.brk = (unsigned long) &_end;
 
 811         init_mm.brk = (unsigned long) 0;
 
 815         printk("KERNEL -> TEXT=0x%06x-0x%06x DATA=0x%06x-0x%06x BSS=0x%06x-0x%06x\n",
 
 816                (int) &_stext, (int) &_etext,
 
 817                (int) &_sdata, (int) &_edata,
 
 818                (int) &_sbss, (int) &_ebss);
 
 822 #if defined(CONFIG_VGA_CONSOLE)
 
 823         conswitchp = &vga_con;
 
 824 #elif defined(CONFIG_DUMMY_CONSOLE)
 
 825         conswitchp = &dummy_con;
 
 830         setup_linux_memory();
 
 832         setup_uclinux_memory();
 
 835         /* get kmalloc into gear */
 
 841         printk("Done setup_arch\n");
 
 844         /* start the decrement timer running */
 
 845 //      asm volatile("movgs %0,timerd" :: "r"(10000000));
 
 846 //      __set_HSR(0, __get_HSR(0) | HSR0_ETMD);
 
 848 } /* end setup_arch() */
 
 851 /*****************************************************************************/
 
 855 static int __devinit setup_arch_serial(void)
 
 857         /* register those serial ports that are available */
 
 858 #ifndef CONFIG_GDBSTUB_UART0
 
 859         early_serial_setup(&__frv_uart0);
 
 861 #ifndef CONFIG_GDBSTUB_UART1
 
 862         early_serial_setup(&__frv_uart1);
 
 866 } /* end setup_arch_serial() */
 
 868 late_initcall(setup_arch_serial);
 
 871 /*****************************************************************************/
 
 873  * set up the memory map for normal MMU linux
 
 876 static void __init setup_linux_memory(void)
 
 878         unsigned long bootmap_size, low_top_pfn, kstart, kend, high_mem;
 
 880         kstart  = (unsigned long) &__kernel_image_start - PAGE_OFFSET;
 
 881         kend    = (unsigned long) &__kernel_image_end - PAGE_OFFSET;
 
 883         kstart = kstart & PAGE_MASK;
 
 884         kend = (kend + PAGE_SIZE - 1) & PAGE_MASK;
 
 886         /* give all the memory to the bootmap allocator,  tell it to put the
 
 887          * boot mem_map immediately following the kernel image
 
 889         bootmap_size = init_bootmem_node(NODE_DATA(0),
 
 890                                          kend >> PAGE_SHIFT,            /* map addr */
 
 891                                          memory_start >> PAGE_SHIFT,    /* start of RAM */
 
 892                                          memory_end >> PAGE_SHIFT       /* end of RAM */
 
 895         /* pass the memory that the kernel can immediately use over to the bootmem allocator */
 
 896         max_mapnr = num_physpages = (memory_end - memory_start) >> PAGE_SHIFT;
 
 897         low_top_pfn = (KERNEL_LOWMEM_END - KERNEL_LOWMEM_START) >> PAGE_SHIFT;
 
 900         if (num_physpages > low_top_pfn) {
 
 901 #ifdef CONFIG_HIGHMEM
 
 902                 high_mem = num_physpages - low_top_pfn;
 
 904                 max_mapnr = num_physpages = low_top_pfn;
 
 908                 low_top_pfn = num_physpages;
 
 911         min_low_pfn = memory_start >> PAGE_SHIFT;
 
 912         max_low_pfn = low_top_pfn;
 
 913         max_pfn = memory_end >> PAGE_SHIFT;
 
 915         num_mappedpages = low_top_pfn;
 
 917         printk(KERN_NOTICE "%ldMB LOWMEM available.\n", low_top_pfn >> (20 - PAGE_SHIFT));
 
 919         free_bootmem(memory_start, low_top_pfn << PAGE_SHIFT);
 
 921 #ifdef CONFIG_HIGHMEM
 
 923                 printk(KERN_NOTICE "%ldMB HIGHMEM available.\n", high_mem >> (20 - PAGE_SHIFT));
 
 926         /* take back the memory occupied by the kernel image and the bootmem alloc map */
 
 927         reserve_bootmem(kstart, kend - kstart + bootmap_size,
 
 930         /* reserve the memory occupied by the initial ramdisk */
 
 931 #ifdef CONFIG_BLK_DEV_INITRD
 
 932         if (LOADER_TYPE && INITRD_START) {
 
 933                 if (INITRD_START + INITRD_SIZE <= (low_top_pfn << PAGE_SHIFT)) {
 
 934                         reserve_bootmem(INITRD_START, INITRD_SIZE,
 
 936                         initrd_start = INITRD_START + PAGE_OFFSET;
 
 937                         initrd_end = initrd_start + INITRD_SIZE;
 
 941                                "initrd extends beyond end of memory (0x%08lx > 0x%08lx)\n"
 
 942                                "disabling initrd\n",
 
 943                                INITRD_START + INITRD_SIZE,
 
 944                                low_top_pfn << PAGE_SHIFT);
 
 950 } /* end setup_linux_memory() */
 
 953 /*****************************************************************************/
 
 955  * set up the memory map for uClinux
 
 958 static void __init setup_uclinux_memory(void)
 
 960 #ifdef CONFIG_PROTECT_KERNEL
 
 966         kend = (unsigned long) &__kernel_image_end;
 
 967         kend = (kend + PAGE_SIZE - 1) & PAGE_MASK;
 
 969         /* give all the memory to the bootmap allocator,  tell it to put the
 
 970          * boot mem_map immediately following the kernel image
 
 972         bootmap_size = init_bootmem_node(NODE_DATA(0),
 
 973                                          kend >> PAGE_SHIFT,            /* map addr */
 
 974                                          memory_start >> PAGE_SHIFT,    /* start of RAM */
 
 975                                          memory_end >> PAGE_SHIFT       /* end of RAM */
 
 978         /* free all the usable memory */
 
 979         free_bootmem(memory_start, memory_end - memory_start);
 
 981         high_memory = (void *) (memory_end & PAGE_MASK);
 
 982         max_mapnr = num_physpages = ((unsigned long) high_memory - PAGE_OFFSET) >> PAGE_SHIFT;
 
 984         min_low_pfn = memory_start >> PAGE_SHIFT;
 
 985         max_low_pfn = memory_end >> PAGE_SHIFT;
 
 986         max_pfn = max_low_pfn;
 
 988         /* now take back the bits the core kernel is occupying */
 
 989 #ifndef CONFIG_PROTECT_KERNEL
 
 990         reserve_bootmem(kend, bootmap_size, BOOTMEM_DEFAULT);
 
 991         reserve_bootmem((unsigned long) &__kernel_image_start,
 
 992                         kend - (unsigned long) &__kernel_image_start,
 
 996         dampr = __get_DAMPR(0);
 
 998         dampr = (dampr >> 4) + 17;
 
1001         reserve_bootmem(__get_DAMPR(0) & xAMPRx_PPFN, dampr, BOOTMEM_DEFAULT);
 
1004         /* reserve some memory to do uncached DMA through if requested */
 
1005 #ifdef CONFIG_RESERVE_DMA_COHERENT
 
1006         if (dma_coherent_mem_start)
 
1007                 reserve_bootmem(dma_coherent_mem_start,
 
1008                                 dma_coherent_mem_end - dma_coherent_mem_start,
 
1012 } /* end setup_uclinux_memory() */
 
1015 /*****************************************************************************/
 
1017  * get CPU information for use by procfs
 
1019 static int show_cpuinfo(struct seq_file *m, void *v)
 
1021         const char *gr, *fr, *fm, *fp, *cm, *nem, *ble;
 
1026         gr  = cpu_hsr0_all & HSR0_GRHE  ? "gr0-63"      : "gr0-31";
 
1027         fr  = cpu_hsr0_all & HSR0_FRHE  ? "fr0-63"      : "fr0-31";
 
1028         fm  = cpu_psr_all  & PSR_EM     ? ", Media"     : "";
 
1029         fp  = cpu_psr_all  & PSR_EF     ? ", FPU"       : "";
 
1030         cm  = cpu_psr_all  & PSR_CM     ? ", CCCR"      : "";
 
1031         nem = cpu_psr_all  & PSR_NEM    ? ", NE"        : "";
 
1032         ble = cpu_psr_all  & PSR_BE     ? "BE"          : "LE";
 
1036                    "CPU-Core:\t%s, %s, %s%s%s\n"
 
1039                    "FP-Media:\t%s%s%s\n"
 
1042                    cpu_core, gr, ble, cm, nem,
 
1049                 seq_printf(m, ", %s", cpu_board1);
 
1052                 seq_printf(m, ", %s", cpu_board2);
 
1054         seq_printf(m, "\n");
 
1057         seq_printf(m, "PM-Controls:");
 
1060         if (clock_bits_settable & CLOCK_BIT_CMODE) {
 
1061                 seq_printf(m, "%scmode=0x%04hx", sep, clock_cmodes_permitted);
 
1065         if (clock_bits_settable & CLOCK_BIT_CM) {
 
1066                 seq_printf(m, "%scm=0x%lx", sep, clock_bits_settable & CLOCK_BIT_CM);
 
1070         if (clock_bits_settable & CLOCK_BIT_P0) {
 
1071                 seq_printf(m, "%sp0=0x3", sep);
 
1075         seq_printf(m, "%ssuspend=0x22\n", sep);
 
1079                    "PM-Status:\tcmode=%d, cm=%d, p0=%d\n",
 
1080                    clock_cmode_current, clock_cm_current, clock_p0_current);
 
1082 #define print_clk(TAG, VAR) \
 
1083         seq_printf(m, "Clock-" TAG ":\t%lu.%2.2lu MHz\n", VAR / 1000000, (VAR / 10000) % 100)
 
1085         print_clk("In",    __clkin_clock_speed_HZ);
 
1086         print_clk("Core",  __core_clock_speed_HZ);
 
1087         print_clk("SDRAM", __sdram_clock_speed_HZ);
 
1088         print_clk("CBus",  __core_bus_clock_speed_HZ);
 
1089         print_clk("Res",   __res_bus_clock_speed_HZ);
 
1090         print_clk("Ext",   __ext_bus_clock_speed_HZ);
 
1091         print_clk("DSU",   __dsu_clock_speed_HZ);
 
1094                    "BogoMips:\t%lu.%02lu\n",
 
1095                    (loops_per_jiffy * HZ) / 500000, ((loops_per_jiffy * HZ) / 5000) % 100);
 
1098 } /* end show_cpuinfo() */
 
1100 static void *c_start(struct seq_file *m, loff_t *pos)
 
1102         return *pos < NR_CPUS ? (void *) 0x12345678 : NULL;
 
1105 static void *c_next(struct seq_file *m, void *v, loff_t *pos)
 
1108         return c_start(m, pos);
 
1111 static void c_stop(struct seq_file *m, void *v)
 
1115 const struct seq_operations cpuinfo_op = {
 
1119         .show   = show_cpuinfo,
 
1122 void arch_gettod(int *year, int *mon, int *day, int *hour,
 
1125         *year = *mon = *day = *hour = *min = *sec = 0;
 
1128 /*****************************************************************************/
 
1132 #ifdef CONFIG_MB93090_MB00
 
1133 static void __init mb93090_sendlcdcmd(uint32_t cmd)
 
1135         unsigned long base = __addr_LCD();
 
1138         /* request reading of the busy flag */
 
1139         __set_LCD(base, LCD_CMD_READ_BUSY);
 
1140         __set_LCD(base, LCD_CMD_READ_BUSY & ~LCD_E);
 
1142         /* wait for the busy flag to become clear */
 
1143         for (loop = 10000; loop > 0; loop--)
 
1144                 if (!(__get_LCD(base) & 0x80))
 
1147         /* send the command */
 
1148         __set_LCD(base, cmd);
 
1149         __set_LCD(base, cmd & ~LCD_E);
 
1151 } /* end mb93090_sendlcdcmd() */
 
1153 /*****************************************************************************/
 
1155  * write to the MB93090 LEDs and LCD
 
1157 static void __init mb93090_display(void)
 
1163         /* set up the LCD */
 
1164         mb93090_sendlcdcmd(LCD_CMD_CLEAR);
 
1165         mb93090_sendlcdcmd(LCD_CMD_FUNCSET(1,1,0));
 
1166         mb93090_sendlcdcmd(LCD_CMD_ON(0,0));
 
1167         mb93090_sendlcdcmd(LCD_CMD_HOME);
 
1169         mb93090_sendlcdcmd(LCD_CMD_SET_DD_ADDR(0));
 
1170         for (p = mb93090_banner; *p; p++)
 
1171                 mb93090_sendlcdcmd(LCD_DATA_WRITE(*p));
 
1173         mb93090_sendlcdcmd(LCD_CMD_SET_DD_ADDR(64));
 
1174         for (p = mb93090_version; *p; p++)
 
1175                 mb93090_sendlcdcmd(LCD_DATA_WRITE(*p));
 
1177 } /* end mb93090_display() */
 
1179 #endif // CONFIG_MB93090_MB00